mirror of
https://github.com/Freescale/meta-freescale-3rdparty.git
synced 2025-07-05 05:15:24 +02:00

Update the Olimex iMX8MP SOM EVB IND configurations to make them more independent from imx8mp_evk, and set the RAM to 4GB. Signed-off-by: Leon Anavi <leon.anavi@konsulko.com>
7425 lines
166 KiB
Diff
7425 lines
166 KiB
Diff
From f3f832527e0c52c9b46c19aae8efc48a48d90e9f Mon Sep 17 00:00:00 2001
|
|
From: Leon Anavi <leon.anavi@konsulko.com>
|
|
Date: Wed, 10 Jul 2024 07:24:57 +0000
|
|
Subject: [PATCH] imx: add Olimex iMX8MP-SOM-4GB-IND
|
|
|
|
Add basic Olimex iMX8MP-SOM-4GB-IND and iMX8MP-SOM-EVB-IND board
|
|
support based on i.MX8MP EVK (imx8mp-evk.dts).
|
|
|
|
Upstream-Status: Pending
|
|
|
|
Signed-off-by: Leon Anavi <leon.anavi@konsulko.com>
|
|
---
|
|
arch/arm/dts/Makefile | 1 +
|
|
arch/arm/dts/imx8mp-olimex.dts | 941 ++++++++
|
|
arch/arm/mach-imx/imx8m/Kconfig | 11 +
|
|
board/freescale/imx8mp_olimex/Kconfig | 15 +
|
|
board/freescale/imx8mp_olimex/MAINTAINERS | 6 +
|
|
board/freescale/imx8mp_olimex/Makefile | 16 +
|
|
board/freescale/imx8mp_olimex/ddr4_timing.c | 1312 +++++++++++
|
|
board/freescale/imx8mp_olimex/imx8mp_olimex.c | 512 +++++
|
|
board/freescale/imx8mp_olimex/lpddr4_timing.c | 2048 +++++++++++++++++
|
|
.../imx8mp_olimex/lpddr4_timing_ndm.c | 1853 +++++++++++++++
|
|
board/freescale/imx8mp_olimex/spl.c | 179 ++
|
|
configs/imx8mp_olimex_defconfig | 211 ++
|
|
include/configs/imx8mp_olimex.h | 184 ++
|
|
13 files changed, 7289 insertions(+)
|
|
create mode 100644 arch/arm/dts/imx8mp-olimex.dts
|
|
create mode 100644 board/freescale/imx8mp_olimex/Kconfig
|
|
create mode 100644 board/freescale/imx8mp_olimex/MAINTAINERS
|
|
create mode 100644 board/freescale/imx8mp_olimex/Makefile
|
|
create mode 100644 board/freescale/imx8mp_olimex/ddr4_timing.c
|
|
create mode 100644 board/freescale/imx8mp_olimex/imx8mp_olimex.c
|
|
create mode 100644 board/freescale/imx8mp_olimex/lpddr4_timing.c
|
|
create mode 100644 board/freescale/imx8mp_olimex/lpddr4_timing_ndm.c
|
|
create mode 100644 board/freescale/imx8mp_olimex/spl.c
|
|
create mode 100644 configs/imx8mp_olimex_defconfig
|
|
create mode 100644 include/configs/imx8mp_olimex.h
|
|
|
|
diff --git a/arch/arm/dts/Makefile b/arch/arm/dts/Makefile
|
|
index ceec5c074a4..720537d4f9a 100644
|
|
--- a/arch/arm/dts/Makefile
|
|
+++ b/arch/arm/dts/Makefile
|
|
@@ -1074,6 +1074,7 @@ dtb-$(CONFIG_ARCH_IMX8M) += \
|
|
imx8mp-dhcom-pdk2.dtb \
|
|
imx8mp-ddr4-evk.dtb \
|
|
imx8mp-evk.dtb \
|
|
+ imx8mp-olimex.dtb \
|
|
imx8mp-icore-mx8mp-edimm2.2.dtb \
|
|
imx8mp-msc-sm2s.dtb \
|
|
imx8mp-phyboard-pollux-rdk.dtb \
|
|
diff --git a/arch/arm/dts/imx8mp-olimex.dts b/arch/arm/dts/imx8mp-olimex.dts
|
|
new file mode 100644
|
|
index 00000000000..d9990e36d19
|
|
--- /dev/null
|
|
+++ b/arch/arm/dts/imx8mp-olimex.dts
|
|
@@ -0,0 +1,941 @@
|
|
+// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
|
+/*
|
|
+ */
|
|
+
|
|
+/dts-v1/;
|
|
+
|
|
+#include <dt-bindings/phy/phy-imx8-pcie.h>
|
|
+#include <dt-bindings/usb/pd.h>
|
|
+#include "imx8mp.dtsi"
|
|
+
|
|
+/ {
|
|
+ model = "Olimex i.MX8MPlus";
|
|
+ compatible = "fsl,imx8mp-evk", "fsl,imx8mp";
|
|
+
|
|
+ chosen {
|
|
+ bootargs = "console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200";
|
|
+ stdout-path = &uart2;
|
|
+ };
|
|
+
|
|
+ gpio-leds {
|
|
+ compatible = "gpio-leds";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_gpio_led>;
|
|
+
|
|
+ led-0 {
|
|
+ gpios = <&gpio3 16 GPIO_ACTIVE_HIGH>;
|
|
+ default-state = "on";
|
|
+ };
|
|
+ };
|
|
+
|
|
+ memory@40000000 {
|
|
+ device_type = "memory";
|
|
+ reg = <0x0 0x40000000 0 0xc0000000>,
|
|
+ <0x1 0x00000000 0 0xc0000000>;
|
|
+ };
|
|
+
|
|
+ pcie0_refclk: pcie0-refclk {
|
|
+ compatible = "fixed-clock";
|
|
+ #clock-cells = <0>;
|
|
+ clock-frequency = <100000000>;
|
|
+ };
|
|
+
|
|
+ reg_can1_stby: regulator-can1-stby {
|
|
+ compatible = "regulator-fixed";
|
|
+ regulator-name = "can1-stby";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_flexcan1_reg>;
|
|
+ regulator-min-microvolt = <3300000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ gpio = <&gpio5 5 GPIO_ACTIVE_HIGH>;
|
|
+ enable-active-high;
|
|
+ };
|
|
+
|
|
+ reg_can2_stby: regulator-can2-stby {
|
|
+ compatible = "regulator-fixed";
|
|
+ regulator-name = "can2-stby";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_flexcan2_reg>;
|
|
+ regulator-min-microvolt = <3300000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ gpio = <&gpio4 27 GPIO_ACTIVE_HIGH>;
|
|
+ enable-active-high;
|
|
+ };
|
|
+
|
|
+ reg_pcie0: regulator-pcie {
|
|
+ compatible = "regulator-fixed";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_pcie0_reg>;
|
|
+ regulator-name = "MPCIE_3V3";
|
|
+ regulator-min-microvolt = <3300000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ gpio = <&gpio2 6 GPIO_ACTIVE_HIGH>;
|
|
+ enable-active-high;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ reg_usdhc2_vmmc: regulator-usdhc2 {
|
|
+ compatible = "regulator-fixed";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>;
|
|
+ regulator-name = "VSD_3V3";
|
|
+ regulator-min-microvolt = <3300000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
|
|
+ enable-active-high;
|
|
+ };
|
|
+
|
|
+ dsi_host: dsi-host {
|
|
+ compatible = "samsung,sec-mipi-dsi";
|
|
+ status = "okay";
|
|
+ };
|
|
+
|
|
+ rm67199_panel {
|
|
+ compatible = "raydium,rm67199";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_mipi_dsi_en>;
|
|
+ reset-gpio = <&gpio1 8 GPIO_ACTIVE_LOW>;
|
|
+ dsi-lanes = <4>;
|
|
+ video-mode = <2>; /* 0: burst mode
|
|
+ * 1: non-burst mode with sync event
|
|
+ * 2: non-burst mode with sync pulse
|
|
+ */
|
|
+ panel-width-mm = <68>;
|
|
+ panel-height-mm = <121>;
|
|
+ status = "okay";
|
|
+
|
|
+ port {
|
|
+ rm67191_from_dsim: endpoint {
|
|
+ remote-endpoint = <&dsim_to_rm67191>;
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+
|
|
+ cbtl04gp {
|
|
+ compatible = "nxp,cbtl04gp";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_typec_mux>;
|
|
+ switch-gpios = <&gpio4 20 GPIO_ACTIVE_LOW>;
|
|
+ orientation-switch;
|
|
+
|
|
+ port {
|
|
+ usb3_data_ss: endpoint {
|
|
+ remote-endpoint = <&typec_con_ss>;
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&flexspi {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_flexspi0>;
|
|
+ status = "okay";
|
|
+
|
|
+ flash0: flash@0 {
|
|
+ reg = <0>;
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <1>;
|
|
+ compatible = "jedec,spi-nor";
|
|
+ spi-max-frequency = <80000000>;
|
|
+ spi-tx-bus-width = <1>;
|
|
+ spi-rx-bus-width = <4>;
|
|
+ };
|
|
+};
|
|
+
|
|
+&A53_0 {
|
|
+ cpu-supply = <&buck2>;
|
|
+};
|
|
+
|
|
+&A53_1 {
|
|
+ cpu-supply = <&buck2>;
|
|
+};
|
|
+
|
|
+&A53_2 {
|
|
+ cpu-supply = <&buck2>;
|
|
+};
|
|
+
|
|
+&A53_3 {
|
|
+ cpu-supply = <&buck2>;
|
|
+};
|
|
+
|
|
+&eqos {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_eqos>;
|
|
+ phy-mode = "rgmii-id";
|
|
+ phy-handle = <ðphy0>;
|
|
+ snps,force_thresh_dma_mode;
|
|
+ snps,mtl-tx-config = <&mtl_tx_setup>;
|
|
+ snps,mtl-rx-config = <&mtl_rx_setup>;
|
|
+ status = "okay";
|
|
+
|
|
+ mdio {
|
|
+ compatible = "snps,dwmac-mdio";
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+
|
|
+ ethphy0: ethernet-phy@1 {
|
|
+ compatible = "ethernet-phy-ieee802.3-c22";
|
|
+ reg = <1>;
|
|
+ eee-broken-1000t;
|
|
+ reset-gpios = <&gpio4 22 GPIO_ACTIVE_LOW>;
|
|
+ reset-assert-us = <10000>;
|
|
+ reset-deassert-us = <80000>;
|
|
+ realtek,clkout-disable;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ mtl_tx_setup: tx-queues-config {
|
|
+ snps,tx-queues-to-use = <5>;
|
|
+ snps,tx-sched-sp;
|
|
+
|
|
+ queue0 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x1>;
|
|
+ };
|
|
+
|
|
+ queue1 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x2>;
|
|
+ };
|
|
+
|
|
+ queue2 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x4>;
|
|
+ };
|
|
+
|
|
+ queue3 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x8>;
|
|
+ };
|
|
+
|
|
+ queue4 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0xf0>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ mtl_rx_setup: rx-queues-config {
|
|
+ snps,rx-queues-to-use = <5>;
|
|
+ snps,rx-sched-sp;
|
|
+
|
|
+ queue0 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x1>;
|
|
+ snps,map-to-dma-channel = <0>;
|
|
+ };
|
|
+
|
|
+ queue1 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x2>;
|
|
+ snps,map-to-dma-channel = <1>;
|
|
+ };
|
|
+
|
|
+ queue2 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x4>;
|
|
+ snps,map-to-dma-channel = <2>;
|
|
+ };
|
|
+
|
|
+ queue3 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0x8>;
|
|
+ snps,map-to-dma-channel = <3>;
|
|
+ };
|
|
+
|
|
+ queue4 {
|
|
+ snps,dcb-algorithm;
|
|
+ snps,priority = <0xf0>;
|
|
+ snps,map-to-dma-channel = <4>;
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&fec {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_fec>;
|
|
+ phy-mode = "rgmii-id";
|
|
+ phy-handle = <ðphy1>;
|
|
+ fsl,magic-packet;
|
|
+ status = "okay";
|
|
+
|
|
+ mdio {
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+
|
|
+ ethphy1: ethernet-phy@1 {
|
|
+ compatible = "ethernet-phy-ieee802.3-c22";
|
|
+ reg = <1>;
|
|
+ eee-broken-1000t;
|
|
+ reset-gpios = <&gpio4 2 GPIO_ACTIVE_LOW>;
|
|
+ reset-assert-us = <10000>;
|
|
+ reset-deassert-us = <80000>;
|
|
+ realtek,aldps-enable;
|
|
+ realtek,clkout-disable;
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&flexcan1 {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_flexcan1>;
|
|
+ xceiver-supply = <®_can1_stby>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&flexcan2 {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_flexcan2>;
|
|
+ xceiver-supply = <®_can2_stby>;
|
|
+ pinctrl-assert-gpios = <&pca6416 3 GPIO_ACTIVE_HIGH>;
|
|
+ status = "disabled";/* can2 pin conflict with pdm */
|
|
+};
|
|
+
|
|
+&i2c1 {
|
|
+ clock-frequency = <400000>;
|
|
+ pinctrl-names = "default", "gpio";
|
|
+ pinctrl-0 = <&pinctrl_i2c1>;
|
|
+ pinctrl-1 = <&pinctrl_i2c1_gpio>;
|
|
+ scl-gpios = <&gpio5 14 GPIO_ACTIVE_HIGH>;
|
|
+ sda-gpios = <&gpio5 15 GPIO_ACTIVE_HIGH>;
|
|
+ status = "okay";
|
|
+
|
|
+ pmic@25 {
|
|
+ compatible = "nxp,pca9450c";
|
|
+ reg = <0x25>;
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_pmic>;
|
|
+ interrupt-parent = <&gpio1>;
|
|
+ interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
|
|
+
|
|
+ regulators {
|
|
+ buck1: BUCK1 {
|
|
+ regulator-name = "BUCK1";
|
|
+ regulator-min-microvolt = <600000>;
|
|
+ regulator-max-microvolt = <2187500>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ regulator-ramp-delay = <3125>;
|
|
+ };
|
|
+
|
|
+ buck2: BUCK2 {
|
|
+ regulator-name = "BUCK2";
|
|
+ regulator-min-microvolt = <600000>;
|
|
+ regulator-max-microvolt = <2187500>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ regulator-ramp-delay = <3125>;
|
|
+ nxp,dvs-run-voltage = <950000>;
|
|
+ nxp,dvs-standby-voltage = <850000>;
|
|
+ };
|
|
+
|
|
+ buck4: BUCK4{
|
|
+ regulator-name = "BUCK4";
|
|
+ regulator-min-microvolt = <600000>;
|
|
+ regulator-max-microvolt = <3400000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ buck5: BUCK5{
|
|
+ regulator-name = "BUCK5";
|
|
+ regulator-min-microvolt = <600000>;
|
|
+ regulator-max-microvolt = <3400000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ buck6: BUCK6 {
|
|
+ regulator-name = "BUCK6";
|
|
+ regulator-min-microvolt = <600000>;
|
|
+ regulator-max-microvolt = <3400000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ ldo1: LDO1 {
|
|
+ regulator-name = "LDO1";
|
|
+ regulator-min-microvolt = <1600000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ ldo2: LDO2 {
|
|
+ regulator-name = "LDO2";
|
|
+ regulator-min-microvolt = <800000>;
|
|
+ regulator-max-microvolt = <1150000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ ldo3: LDO3 {
|
|
+ regulator-name = "LDO3";
|
|
+ regulator-min-microvolt = <800000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ ldo4: LDO4 {
|
|
+ regulator-name = "LDO4";
|
|
+ regulator-min-microvolt = <800000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+
|
|
+ ldo5: LDO5 {
|
|
+ regulator-name = "LDO5";
|
|
+ regulator-min-microvolt = <1800000>;
|
|
+ regulator-max-microvolt = <3300000>;
|
|
+ regulator-boot-on;
|
|
+ regulator-always-on;
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&i2c2 {
|
|
+ clock-frequency = <400000>;
|
|
+ pinctrl-names = "default", "gpio";
|
|
+ pinctrl-0 = <&pinctrl_i2c2>;
|
|
+ pinctrl-1 = <&pinctrl_i2c2_gpio>;
|
|
+ scl-gpios = <&gpio5 16 GPIO_ACTIVE_HIGH>;
|
|
+ sda-gpios = <&gpio5 17 GPIO_ACTIVE_HIGH>;
|
|
+ status = "okay";
|
|
+
|
|
+ adv_bridge: adv7535@3d {
|
|
+ compatible = "adi,adv7535";
|
|
+ reg = <0x3d>;
|
|
+ adi,addr-cec = <0x3c>;
|
|
+ adi,dsi-lanes = <4>;
|
|
+ status = "okay";
|
|
+
|
|
+ port {
|
|
+ adv7535_from_dsim: endpoint {
|
|
+ remote-endpoint = <&dsim_to_adv7535>;
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+
|
|
+ ptn5110: tcpc@50 {
|
|
+ compatible = "nxp,ptn5110";
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_typec>;
|
|
+ reg = <0x50>;
|
|
+ interrupt-parent = <&gpio4>;
|
|
+ interrupts = <19 8>;
|
|
+
|
|
+ port {
|
|
+ typec_dr_sw: endpoint {
|
|
+ remote-endpoint = <&usb3_drd_sw>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ usb_con: connector {
|
|
+ compatible = "usb-c-connector";
|
|
+ label = "USB-C";
|
|
+ power-role = "dual";
|
|
+ data-role = "dual";
|
|
+ try-power-role = "sink";
|
|
+ source-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)>;
|
|
+ sink-pdos = <PDO_FIXED(5000, 3000, PDO_FIXED_USB_COMM)
|
|
+ PDO_VAR(5000, 20000, 3000)>;
|
|
+ op-sink-microwatt = <15000000>;
|
|
+ self-powered;
|
|
+
|
|
+ ports {
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+
|
|
+ port@1 {
|
|
+ reg = <1>;
|
|
+ typec_con_ss: endpoint {
|
|
+ remote-endpoint = <&usb3_data_ss>;
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&i2c3 {
|
|
+ clock-frequency = <100000>;
|
|
+ pinctrl-names = "default", "gpio";
|
|
+ pinctrl-0 = <&pinctrl_i2c3>;
|
|
+ pinctrl-1 = <&pinctrl_i2c3_gpio>;
|
|
+ scl-gpios = <&gpio5 18 GPIO_ACTIVE_HIGH>;
|
|
+ sda-gpios = <&gpio5 19 GPIO_ACTIVE_HIGH>;
|
|
+ status = "okay";
|
|
+
|
|
+ pca6416: gpio@20 {
|
|
+ compatible = "ti,tca6416";
|
|
+ reg = <0x20>;
|
|
+ gpio-controller;
|
|
+ #gpio-cells = <2>;
|
|
+ interrupt-controller;
|
|
+ #interrupt-cells = <2>;
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_pca6416_int>;
|
|
+ interrupt-parent = <&gpio1>;
|
|
+ interrupts = <12 IRQ_TYPE_LEVEL_LOW>;
|
|
+ gpio-line-names = "EXT_PWREN1",
|
|
+ "EXT_PWREN2",
|
|
+ "CAN1/I2C5_SEL",
|
|
+ "PDM/CAN2_SEL",
|
|
+ "FAN_EN",
|
|
+ "PWR_MEAS_IO1",
|
|
+ "PWR_MEAS_IO2",
|
|
+ "EXP_P0_7",
|
|
+ "EXP_P1_0",
|
|
+ "EXP_P1_1",
|
|
+ "EXP_P1_2",
|
|
+ "EXP_P1_3",
|
|
+ "EXP_P1_4",
|
|
+ "EXP_P1_5",
|
|
+ "EXP_P1_6",
|
|
+ "EXP_P1_7";
|
|
+ };
|
|
+};
|
|
+
|
|
+/* I2C on expansion connector J22. */
|
|
+&i2c5 {
|
|
+ clock-frequency = <100000>; /* Lower clock speed for external bus. */
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_i2c5>;
|
|
+ status = "disabled"; /* can1 pins conflict with i2c5 */
|
|
+
|
|
+ /* GPIO 2 of PCA6416 is used to switch between CAN1 and I2C5 functions:
|
|
+ * LOW: CAN1 (default, pull-down)
|
|
+ * HIGH: I2C5
|
|
+ * You need to set it to high to enable I2C5 (for example, add gpio-hog
|
|
+ * in pca6416 node).
|
|
+ */
|
|
+};
|
|
+
|
|
+&lcdif1 {
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&mipi_dsi {
|
|
+ status = "okay";
|
|
+
|
|
+ port@1 {
|
|
+ dsim_to_adv7535: endpoint {
|
|
+ remote-endpoint = <&adv7535_from_dsim>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ port@2 {
|
|
+ dsim_to_rm67191: endpoint {
|
|
+ remote-endpoint = <&rm67191_from_dsim>;
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&pcie_phy {
|
|
+ fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>;
|
|
+ clocks = <&pcie0_refclk>;
|
|
+ clock-names = "ref";
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&pcie {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_pcie0>;
|
|
+ reset-gpio = <&gpio2 7 GPIO_ACTIVE_LOW>;
|
|
+ clocks = <&clk IMX8MP_CLK_HSIO_ROOT>,
|
|
+ <&clk IMX8MP_CLK_PCIE_ROOT>,
|
|
+ <&clk IMX8MP_CLK_HSIO_AXI>;
|
|
+ clock-names = "pcie", "pcie_aux", "pcie_bus";
|
|
+ assigned-clocks = <&clk IMX8MP_CLK_PCIE_AUX>;
|
|
+ assigned-clock-rates = <10000000>;
|
|
+ assigned-clock-parents = <&clk IMX8MP_SYS_PLL2_50M>;
|
|
+ vpcie-supply = <®_pcie0>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&snvs_pwrkey {
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&uart2 {
|
|
+ /* console */
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_uart2>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb3_phy0 {
|
|
+ fsl,phy-tx-vref-tune = <0xe>;
|
|
+ fsl,phy-tx-preemp-amp-tune = <3>;
|
|
+ fsl,phy-tx-vboost-level = <5>;
|
|
+ fsl,phy-comp-dis-tune = <7>;
|
|
+ fsl,pcs-tx-deemph-3p5db = <0x21>;
|
|
+ fsl,phy-pcs-tx-swing-full = <0x7f>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb3_0 {
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb_dwc3_0 {
|
|
+ dr_mode = "otg";
|
|
+ hnp-disable;
|
|
+ srp-disable;
|
|
+ adp-disable;
|
|
+ usb-role-switch;
|
|
+ role-switch-default-mode = "none";
|
|
+ snps,dis-u1-entry-quirk;
|
|
+ snps,dis-u2-entry-quirk;
|
|
+ status = "okay";
|
|
+
|
|
+ port {
|
|
+ usb3_drd_sw: endpoint {
|
|
+ remote-endpoint = <&typec_dr_sw>;
|
|
+ };
|
|
+ };
|
|
+};
|
|
+
|
|
+&usb3_phy1 {
|
|
+ fsl,phy-tx-preemp-amp-tune = <3>;
|
|
+ fsl,phy-tx-vref-tune = <0xb>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb3_1 {
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usb_dwc3_1 {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_usb1_vbus>;
|
|
+ dr_mode = "host";
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usdhc2 {
|
|
+ assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
|
|
+ assigned-clock-rates = <400000000>;
|
|
+ pinctrl-names = "default", "state_100mhz", "state_200mhz";
|
|
+ pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
|
|
+ pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
|
|
+ pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
|
|
+ cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
|
|
+ vmmc-supply = <®_usdhc2_vmmc>;
|
|
+ bus-width = <4>;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&usdhc3 {
|
|
+ assigned-clocks = <&clk IMX8MP_CLK_USDHC3>;
|
|
+ assigned-clock-rates = <400000000>;
|
|
+ pinctrl-names = "default", "state_100mhz", "state_200mhz";
|
|
+ pinctrl-0 = <&pinctrl_usdhc3>;
|
|
+ pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
|
|
+ pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
|
|
+ bus-width = <8>;
|
|
+ non-removable;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&wdog1 {
|
|
+ pinctrl-names = "default";
|
|
+ pinctrl-0 = <&pinctrl_wdog>;
|
|
+ fsl,ext-reset-output;
|
|
+ status = "okay";
|
|
+};
|
|
+
|
|
+&iomuxc {
|
|
+ pinctrl_eqos: eqosgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x2
|
|
+ MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x2
|
|
+ MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x90
|
|
+ MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x90
|
|
+ MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x90
|
|
+ MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x90
|
|
+ MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x90
|
|
+ MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x90
|
|
+ MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x16
|
|
+ MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x16
|
|
+ MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x16
|
|
+ MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x16
|
|
+ MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x16
|
|
+ MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x16
|
|
+ MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x10
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_fec: fecgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x2
|
|
+ MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x2
|
|
+ MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x90
|
|
+ MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x90
|
|
+ MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x90
|
|
+ MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x90
|
|
+ MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x90
|
|
+ MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x90
|
|
+ MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x16
|
|
+ MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x16
|
|
+ MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x16
|
|
+ MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x16
|
|
+ MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x16
|
|
+ MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x16
|
|
+ MX8MP_IOMUXC_SAI1_RXD0__GPIO4_IO02 0x10
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_flexcan1: flexcan1grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SPDIF_RX__CAN1_RX 0x154
|
|
+ MX8MP_IOMUXC_SPDIF_TX__CAN1_TX 0x154
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_flexcan2: flexcan2grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SAI5_MCLK__CAN2_RX 0x154
|
|
+ MX8MP_IOMUXC_SAI5_RXD3__CAN2_TX 0x154
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_flexcan1_reg: flexcan1reggrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SPDIF_EXT_CLK__GPIO5_IO05 0x154 /* CAN1_STBY */
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_flexcan2_reg: flexcan2reggrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SAI2_MCLK__GPIO4_IO27 0x154 /* CAN2_STBY */
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_flexspi0: flexspi0grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2
|
|
+ MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82
|
|
+ MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82
|
|
+ MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82
|
|
+ MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82
|
|
+ MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_gpio_led: gpioledgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16 0x140
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c1: i2c1grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c2
|
|
+ MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c2
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c2: i2c2grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL 0x400001c2
|
|
+ MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA 0x400001c2
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c3: i2c3grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c2
|
|
+ MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c2
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c5: i2c5grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SPDIF_RX__I2C5_SDA 0x400001c2
|
|
+ MX8MP_IOMUXC_SPDIF_TX__I2C5_SCL 0x400001c2
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_mipi_dsi_en: mipidsiengrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_GPIO1_IO08__GPIO1_IO08 0x16
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_pcie0: pcie0grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C4_SCL__PCIE_CLKREQ_B 0x60 /* open drain, pull up */
|
|
+ MX8MP_IOMUXC_SD1_DATA5__GPIO2_IO07 0x40
|
|
+ MX8MP_IOMUXC_I2C4_SDA__GPIO5_IO21 0x1c4
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_pcie0_reg: pcie0reggrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SD1_DATA4__GPIO2_IO06 0x40
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_pmic: pmicirqgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x000001c0
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_pca6416_int: pca6416_int_grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_GPIO1_IO12__GPIO1_IO12 0x146 /* Input pull-up. */
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x40
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c1_gpio: i2c1gpiogrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14 0x1c3
|
|
+ MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15 0x1c3
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c2_gpio: i2c2gpiogrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C2_SCL__GPIO5_IO16 0x1c3
|
|
+ MX8MP_IOMUXC_I2C2_SDA__GPIO5_IO17 0x1c3
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_i2c3_gpio: i2c3gpiogrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_I2C3_SCL__GPIO5_IO18 0x1c3
|
|
+ MX8MP_IOMUXC_I2C3_SDA__GPIO5_IO19 0x1c3
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_typec: typec1grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19 0x1c4
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_typec_mux: typec1muxgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SAI1_MCLK__GPIO4_IO20 0x16
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_uart2: uart2grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x140
|
|
+ MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x140
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usb1_vbus: usb1grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_GPIO1_IO14__USB2_PWR 0x10
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc2: usdhc2grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190
|
|
+ MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0
|
|
+ MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0
|
|
+ MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0
|
|
+ MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0
|
|
+ MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0
|
|
+ MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194
|
|
+ MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4
|
|
+ MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4
|
|
+ MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4
|
|
+ MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4
|
|
+ MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4
|
|
+ MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196
|
|
+ MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6
|
|
+ MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6
|
|
+ MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6
|
|
+ MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6
|
|
+ MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6
|
|
+ MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc2_gpio: usdhc2gpiogrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc3: usdhc3grp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190
|
|
+ MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0
|
|
+ MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194
|
|
+ MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4
|
|
+ MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196
|
|
+ MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d6
|
|
+ MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196
|
|
+ >;
|
|
+ };
|
|
+
|
|
+ pinctrl_wdog: wdoggrp {
|
|
+ fsl,pins = <
|
|
+ MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x166
|
|
+ >;
|
|
+ };
|
|
+};
|
|
diff --git a/arch/arm/mach-imx/imx8m/Kconfig b/arch/arm/mach-imx/imx8m/Kconfig
|
|
index b124027910d..bf9746155c6 100644
|
|
--- a/arch/arm/mach-imx/imx8m/Kconfig
|
|
+++ b/arch/arm/mach-imx/imx8m/Kconfig
|
|
@@ -448,6 +448,16 @@ config TARGET_LIBREM5
|
|
select SUPPORT_SPL
|
|
select IMX8M_LPDDR4
|
|
|
|
+config TARGET_IMX8MP_OLIMEX
|
|
+ bool "Olimex iMX8MP-SOM-4GB-IND"
|
|
+ select IMX8MP
|
|
+ select SUPPORT_SPL
|
|
+ select IMX8M_LPDDR4
|
|
+ select FSL_CAAM
|
|
+ select FSL_BLOB
|
|
+ select ARCH_MISC_INIT
|
|
+ select SPL_CRYPTO if SPL
|
|
+
|
|
endchoice
|
|
|
|
source "board/advantech/imx8mp_rsb3720a1/Kconfig"
|
|
@@ -481,5 +491,6 @@ source "board/technexion/pico-imx8mq/Kconfig"
|
|
source "board/variscite/imx8mn_var_som/Kconfig"
|
|
source "board/toradex/verdin-imx8mm/Kconfig"
|
|
source "board/toradex/verdin-imx8mp/Kconfig"
|
|
+source "board/freescale/imx8mp_olimex/Kconfig"
|
|
|
|
endif
|
|
diff --git a/board/freescale/imx8mp_olimex/Kconfig b/board/freescale/imx8mp_olimex/Kconfig
|
|
new file mode 100644
|
|
index 00000000000..1b9e9c2c3c7
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/Kconfig
|
|
@@ -0,0 +1,15 @@
|
|
+if TARGET_IMX8MP_OLIMEX
|
|
+
|
|
+config SYS_BOARD
|
|
+ default "imx8mp_olimex"
|
|
+
|
|
+config SYS_VENDOR
|
|
+ default "freescale"
|
|
+
|
|
+config SYS_CONFIG_NAME
|
|
+ default "imx8mp_olimex"
|
|
+
|
|
+config IMX_CONFIG
|
|
+ default "board/freescale/imx8mp_evk/imximage-8mp-lpddr4.cfg"
|
|
+
|
|
+endif
|
|
diff --git a/board/freescale/imx8mp_olimex/MAINTAINERS b/board/freescale/imx8mp_olimex/MAINTAINERS
|
|
new file mode 100644
|
|
index 00000000000..4a12bdfae48
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/MAINTAINERS
|
|
@@ -0,0 +1,6 @@
|
|
+Olimex iMX8MP-SOM-4GB-IND and iMX8MP-SOM-EVB-IND
|
|
+M: Leon Anavi <leon.anavi@konsulko.com>
|
|
+S: Maintained
|
|
+F: board/freescale/imx8mp_olimex/
|
|
+F: include/configs/imx8mp_olimex.h
|
|
+F: configs/imx8mp_olimex_defconfig
|
|
diff --git a/board/freescale/imx8mp_olimex/Makefile b/board/freescale/imx8mp_olimex/Makefile
|
|
new file mode 100644
|
|
index 00000000000..5d8f6cdcbcb
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/Makefile
|
|
@@ -0,0 +1,16 @@
|
|
+#
|
|
+#
|
|
+# SPDX-License-Identifier: GPL-2.0+
|
|
+#
|
|
+
|
|
+obj-y += imx8mp_olimex.o
|
|
+
|
|
+ifdef CONFIG_SPL_BUILD
|
|
+obj-y += spl.o
|
|
+ifdef CONFIG_IMX8M_LPDDR4_FREQ0_3200MTS
|
|
+obj-y += lpddr4_timing_ndm.o
|
|
+else
|
|
+obj-$(CONFIG_IMX8M_LPDDR4) += lpddr4_timing.o
|
|
+obj-$(CONFIG_IMX8M_DDR4) += ddr4_timing.o
|
|
+endif
|
|
+endif
|
|
diff --git a/board/freescale/imx8mp_olimex/ddr4_timing.c b/board/freescale/imx8mp_olimex/ddr4_timing.c
|
|
new file mode 100644
|
|
index 00000000000..4951949ed3c
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/ddr4_timing.c
|
|
@@ -0,0 +1,1312 @@
|
|
+/*
|
|
+ * Copyright 2019-2023 NXP
|
|
+ *
|
|
+ * SPDX-License-Identifier: GPL-2.0+
|
|
+ *
|
|
+ * Generated code from MX8M_DDR_tool
|
|
+ *
|
|
+ * Align with uboot version:
|
|
+ * imx_v2019.04_5.4.x and above version
|
|
+ * For imx_v2018.03_4.14.78_1.0.0_ga ~ imx_v2018.04_4.19.35_1.1.0_ga:
|
|
+ * please replace #include <asm/arch/ddr.h> with #include <asm/arch/imx8m_ddr.h>
|
|
+ */
|
|
+
|
|
+#include <linux/kernel.h>
|
|
+#include <asm/arch/ddr.h>
|
|
+
|
|
+struct dram_cfg_param ddr_ddrc_cfg[] = {
|
|
+ /** Initialize DDRC registers **/
|
|
+ { 0x3d400304, 0x1 },
|
|
+ { 0x3d400030, 0x1 },
|
|
+ { 0x3d400000, 0xa1040010 },
|
|
+ { 0x3d400030, 0xaa },
|
|
+ { 0x3d400034, 0x221306 },
|
|
+ { 0x3d400050, 0x210070 },
|
|
+ { 0x3d400054, 0x10008 },
|
|
+ { 0x3d400060, 0x0 },
|
|
+ { 0x3d400064, 0xc30118 },
|
|
+ { 0x3d4000c0, 0x0 },
|
|
+ { 0x3d4000c4, 0x1000 },
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+ { 0x3d400070, 0x3027fd4 },
|
|
+#else
|
|
+ { 0x3d400070, 0x3027f90 },
|
|
+#endif
|
|
+ { 0x3d400074, 0x790 },
|
|
+ { 0x3d4000d0, 0xc0030188 },
|
|
+ { 0x3d4000d4, 0x9e0000 },
|
|
+ { 0x3d4000dc, 0xc500501 },
|
|
+ { 0x3d4000e0, 0x280400 },
|
|
+ { 0x3d4000e4, 0x110000 },
|
|
+ { 0x3d4000e8, 0x2000600 },
|
|
+ { 0x3d4000ec, 0x1010 },
|
|
+ { 0x3d4000f0, 0x20 },
|
|
+ { 0x3d4000f4, 0xec7 },
|
|
+ { 0x3d400100, 0x1618361a },
|
|
+ { 0x3d400104, 0x50625 },
|
|
+ { 0x3d400108, 0x80b0610 },
|
|
+ { 0x3d40010c, 0x400c },
|
|
+ { 0x3d400110, 0xb04060c },
|
|
+ { 0x3d400114, 0x8080504 },
|
|
+ { 0x3d40011c, 0x808 },
|
|
+ { 0x3d400120, 0x6060d0a },
|
|
+ { 0x3d400124, 0x2050c },
|
|
+ { 0x3d40012c, 0x160b010e },
|
|
+ { 0x3d400130, 0x8 },
|
|
+ { 0x3d40013c, 0x0 },
|
|
+ { 0x3d400180, 0x1000040 },
|
|
+ { 0x3d400184, 0x61a8 },
|
|
+ { 0x3d400190, 0x391820b },
|
|
+ { 0x3d400194, 0x2020303 },
|
|
+ { 0x3d400198, 0x7f04011 },
|
|
+ { 0x3d40019c, 0xb0 },
|
|
+ { 0x3d4001a0, 0xe0400018 },
|
|
+ { 0x3d4001a4, 0x48005a },
|
|
+ { 0x3d4001a8, 0x80000000 },
|
|
+ { 0x3d4001b0, 0x1 },
|
|
+ { 0x3d4001b4, 0x110b },
|
|
+ { 0x3d4001b8, 0x4 },
|
|
+ { 0x3d4001c0, 0x1 },
|
|
+ { 0x3d4001c4, 0x0 },
|
|
+ { 0x3d400200, 0x1f },
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+ { 0x3d400204, 0x3f0505 },
|
|
+ { 0x3d400208, 0x600 },
|
|
+ { 0x3d40020c, 0x14141400 },
|
|
+ { 0x3d400210, 0x1f1f },
|
|
+ { 0x3d400214, 0x4040404 },
|
|
+ { 0x3d400218, 0x4040404 },
|
|
+ { 0x3d40021c, 0xf04 },
|
|
+#else
|
|
+ { 0x3d400204, 0x3f0909 },
|
|
+ { 0x3d400208, 0x700 },
|
|
+ { 0x3d40020c, 0x0 },
|
|
+ { 0x3d400210, 0x1f1f },
|
|
+ { 0x3d400214, 0x7070707 },
|
|
+ { 0x3d400218, 0x7070707 },
|
|
+ { 0x3d40021c, 0xf07 },
|
|
+#endif
|
|
+ { 0x3d400220, 0x3f01 },
|
|
+ { 0x3d400240, 0x6000618 },
|
|
+ { 0x3d400244, 0x1323 },
|
|
+ { 0x3d400250, 0x1a05 },
|
|
+ { 0x3d400254, 0x1f },
|
|
+ { 0x3d40025c, 0x10000010 },
|
|
+ { 0x3d400264, 0x100000ff },
|
|
+ { 0x3d40026c, 0x100002ff },
|
|
+ { 0x3d40036c, 0x0 },
|
|
+ { 0x3d400400, 0x100 },
|
|
+ { 0x3d400404, 0x72ff },
|
|
+ { 0x3d400408, 0x72ff },
|
|
+ { 0x3d400494, 0x2100e07 },
|
|
+ { 0x3d400498, 0x620096 },
|
|
+ { 0x3d40049c, 0x1100e07 },
|
|
+ { 0x3d4004a0, 0xc8012c },
|
|
+ { 0x3d402050, 0x210070 },
|
|
+ { 0x3d402064, 0x40005e },
|
|
+ { 0x3d4020dc, 0x40501 },
|
|
+ { 0x3d4020e0, 0x0 },
|
|
+ { 0x3d4020e8, 0x2000600 },
|
|
+ { 0x3d4020ec, 0x10 },
|
|
+ { 0x3d402100, 0xb081209 },
|
|
+ { 0x3d402104, 0x2020d },
|
|
+ { 0x3d402108, 0x5050309 },
|
|
+ { 0x3d40210c, 0x400c },
|
|
+ { 0x3d402110, 0x4030205 },
|
|
+ { 0x3d402114, 0x3030202 },
|
|
+ { 0x3d40211c, 0x303 },
|
|
+ { 0x3d402120, 0x3030d04 },
|
|
+ { 0x3d402124, 0x20208 },
|
|
+ { 0x3d40212c, 0x1005010e },
|
|
+ { 0x3d402130, 0x8 },
|
|
+ { 0x3d40213c, 0x0 },
|
|
+ { 0x3d402180, 0x1000040 },
|
|
+ { 0x3d402190, 0x3858204 },
|
|
+ { 0x3d402194, 0x2020303 },
|
|
+ { 0x3d4021b4, 0x504 },
|
|
+ { 0x3d4021b8, 0x4 },
|
|
+ { 0x3d402240, 0x6000604 },
|
|
+ { 0x3d4020f4, 0xec7 },
|
|
+ { 0x3d400028, 0x0 },
|
|
+};
|
|
+
|
|
+/* PHY Initialize Configuration */
|
|
+struct dram_cfg_param ddr_ddrphy_cfg[] = {
|
|
+ { 0x1005f, 0x2df },
|
|
+ { 0x1015f, 0x2df },
|
|
+ { 0x1105f, 0x2df },
|
|
+ { 0x1115f, 0x2df },
|
|
+ { 0x1205f, 0x2df },
|
|
+ { 0x1215f, 0x2df },
|
|
+ { 0x1305f, 0x2df },
|
|
+ { 0x1315f, 0x2df },
|
|
+ { 0x11005f, 0x2df },
|
|
+ { 0x11015f, 0x2df },
|
|
+ { 0x11105f, 0x2df },
|
|
+ { 0x11115f, 0x2df },
|
|
+ { 0x11205f, 0x2df },
|
|
+ { 0x11215f, 0x2df },
|
|
+ { 0x11305f, 0x2df },
|
|
+ { 0x11315f, 0x2df },
|
|
+ { 0x55, 0x355 },
|
|
+ { 0x1055, 0x355 },
|
|
+ { 0x2055, 0x355 },
|
|
+ { 0x3055, 0x355 },
|
|
+ { 0x4055, 0x55 },
|
|
+ { 0x5055, 0x55 },
|
|
+ { 0x6055, 0x355 },
|
|
+ { 0x7055, 0x355 },
|
|
+ { 0x8055, 0x355 },
|
|
+ { 0x9055, 0x355 },
|
|
+ { 0x200c5, 0x19 },
|
|
+ { 0x1200c5, 0x6 },
|
|
+ { 0x2002e, 0x2 },
|
|
+ { 0x12002e, 0x1 },
|
|
+ { 0x20024, 0x8 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x120024, 0x8 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x20056, 0x7 },
|
|
+ { 0x120056, 0xa },
|
|
+ { 0x1004d, 0x1a },
|
|
+ { 0x1014d, 0x1a },
|
|
+ { 0x1104d, 0x1a },
|
|
+ { 0x1114d, 0x1a },
|
|
+ { 0x1204d, 0x1a },
|
|
+ { 0x1214d, 0x1a },
|
|
+ { 0x1304d, 0x1a },
|
|
+ { 0x1314d, 0x1a },
|
|
+ { 0x11004d, 0x1a },
|
|
+ { 0x11014d, 0x1a },
|
|
+ { 0x11104d, 0x1a },
|
|
+ { 0x11114d, 0x1a },
|
|
+ { 0x11204d, 0x1a },
|
|
+ { 0x11214d, 0x1a },
|
|
+ { 0x11304d, 0x1a },
|
|
+ { 0x11314d, 0x1a },
|
|
+ { 0x10049, 0xeba },
|
|
+ { 0x10149, 0xeba },
|
|
+ { 0x11049, 0xeba },
|
|
+ { 0x11149, 0xeba },
|
|
+ { 0x12049, 0xeba },
|
|
+ { 0x12149, 0xeba },
|
|
+ { 0x13049, 0xeba },
|
|
+ { 0x13149, 0xeba },
|
|
+ { 0x110049, 0xeba },
|
|
+ { 0x110149, 0xeba },
|
|
+ { 0x111049, 0xeba },
|
|
+ { 0x111149, 0xeba },
|
|
+ { 0x112049, 0xeba },
|
|
+ { 0x112149, 0xeba },
|
|
+ { 0x113049, 0xeba },
|
|
+ { 0x113149, 0xeba },
|
|
+ { 0x43, 0xe7 },
|
|
+ { 0x1043, 0xe7 },
|
|
+ { 0x2043, 0xe7 },
|
|
+ { 0x3043, 0xe7 },
|
|
+ { 0x4043, 0xe7 },
|
|
+ { 0x5043, 0xe7 },
|
|
+ { 0x6043, 0xe7 },
|
|
+ { 0x7043, 0xe7 },
|
|
+ { 0x8043, 0xe7 },
|
|
+ { 0x9043, 0xe7 },
|
|
+ { 0x20018, 0x5 },
|
|
+ { 0x20075, 0x2 },
|
|
+ { 0x20050, 0x0 },
|
|
+ { 0x20008, 0x320 },
|
|
+ { 0x120008, 0x10a },
|
|
+ { 0x20088, 0x9 },
|
|
+ { 0x200b2, 0x248 },
|
|
+ { 0x10043, 0x5b1 },
|
|
+ { 0x10143, 0x5b1 },
|
|
+ { 0x11043, 0x5b1 },
|
|
+ { 0x11143, 0x5b1 },
|
|
+ { 0x12043, 0x5b1 },
|
|
+ { 0x12143, 0x5b1 },
|
|
+ { 0x13043, 0x5b1 },
|
|
+ { 0x13143, 0x5b1 },
|
|
+ { 0x1200b2, 0x248 },
|
|
+ { 0x110043, 0x5b1 },
|
|
+ { 0x110143, 0x5b1 },
|
|
+ { 0x111043, 0x5b1 },
|
|
+ { 0x111143, 0x5b1 },
|
|
+ { 0x112043, 0x5b1 },
|
|
+ { 0x112143, 0x5b1 },
|
|
+ { 0x113043, 0x5b1 },
|
|
+ { 0x113143, 0x5b1 },
|
|
+ { 0x200fa, 0x1 },
|
|
+ { 0x1200fa, 0x1 },
|
|
+ { 0x20019, 0x5 },
|
|
+ { 0x120019, 0x5 },
|
|
+ { 0x200f0, 0x5555 },
|
|
+ { 0x200f1, 0x5555 },
|
|
+ { 0x200f2, 0x5555 },
|
|
+ { 0x200f3, 0x5555 },
|
|
+ { 0x200f4, 0x5555 },
|
|
+ { 0x200f5, 0x5555 },
|
|
+ { 0x200f6, 0x5555 },
|
|
+ { 0x200f7, 0xf000 },
|
|
+ { 0x20025, 0x0 },
|
|
+ { 0x2002d, 0x0 },
|
|
+ { 0x12002d, 0x0 },
|
|
+ { 0x2007d, 0x212 },
|
|
+ { 0x12007d, 0x212 },
|
|
+ { 0x2007c, 0x61 },
|
|
+ { 0x12007c, 0x61 },
|
|
+ { 0x1004a, 0x500 },
|
|
+ { 0x1104a, 0x500 },
|
|
+ { 0x1204a, 0x500 },
|
|
+ { 0x1304a, 0x500 },
|
|
+ { 0x2002c, 0x0 },
|
|
+};
|
|
+
|
|
+/* ddr phy trained csr */
|
|
+struct dram_cfg_param ddr_ddrphy_trained_csr[] = {
|
|
+ { 0x200b2, 0x0 },
|
|
+ { 0x1200b2, 0x0 },
|
|
+ { 0x2200b2, 0x0 },
|
|
+ { 0x200cb, 0x0 },
|
|
+ { 0x10043, 0x0 },
|
|
+ { 0x110043, 0x0 },
|
|
+ { 0x210043, 0x0 },
|
|
+ { 0x10143, 0x0 },
|
|
+ { 0x110143, 0x0 },
|
|
+ { 0x210143, 0x0 },
|
|
+ { 0x11043, 0x0 },
|
|
+ { 0x111043, 0x0 },
|
|
+ { 0x211043, 0x0 },
|
|
+ { 0x11143, 0x0 },
|
|
+ { 0x111143, 0x0 },
|
|
+ { 0x211143, 0x0 },
|
|
+ { 0x12043, 0x0 },
|
|
+ { 0x112043, 0x0 },
|
|
+ { 0x212043, 0x0 },
|
|
+ { 0x12143, 0x0 },
|
|
+ { 0x112143, 0x0 },
|
|
+ { 0x212143, 0x0 },
|
|
+ { 0x13043, 0x0 },
|
|
+ { 0x113043, 0x0 },
|
|
+ { 0x213043, 0x0 },
|
|
+ { 0x13143, 0x0 },
|
|
+ { 0x113143, 0x0 },
|
|
+ { 0x213143, 0x0 },
|
|
+ { 0x80, 0x0 },
|
|
+ { 0x100080, 0x0 },
|
|
+ { 0x200080, 0x0 },
|
|
+ { 0x1080, 0x0 },
|
|
+ { 0x101080, 0x0 },
|
|
+ { 0x201080, 0x0 },
|
|
+ { 0x2080, 0x0 },
|
|
+ { 0x102080, 0x0 },
|
|
+ { 0x202080, 0x0 },
|
|
+ { 0x3080, 0x0 },
|
|
+ { 0x103080, 0x0 },
|
|
+ { 0x203080, 0x0 },
|
|
+ { 0x4080, 0x0 },
|
|
+ { 0x104080, 0x0 },
|
|
+ { 0x204080, 0x0 },
|
|
+ { 0x5080, 0x0 },
|
|
+ { 0x105080, 0x0 },
|
|
+ { 0x205080, 0x0 },
|
|
+ { 0x6080, 0x0 },
|
|
+ { 0x106080, 0x0 },
|
|
+ { 0x206080, 0x0 },
|
|
+ { 0x7080, 0x0 },
|
|
+ { 0x107080, 0x0 },
|
|
+ { 0x207080, 0x0 },
|
|
+ { 0x8080, 0x0 },
|
|
+ { 0x108080, 0x0 },
|
|
+ { 0x208080, 0x0 },
|
|
+ { 0x9080, 0x0 },
|
|
+ { 0x109080, 0x0 },
|
|
+ { 0x209080, 0x0 },
|
|
+ { 0x10080, 0x0 },
|
|
+ { 0x110080, 0x0 },
|
|
+ { 0x210080, 0x0 },
|
|
+ { 0x10180, 0x0 },
|
|
+ { 0x110180, 0x0 },
|
|
+ { 0x210180, 0x0 },
|
|
+ { 0x11080, 0x0 },
|
|
+ { 0x111080, 0x0 },
|
|
+ { 0x211080, 0x0 },
|
|
+ { 0x11180, 0x0 },
|
|
+ { 0x111180, 0x0 },
|
|
+ { 0x211180, 0x0 },
|
|
+ { 0x12080, 0x0 },
|
|
+ { 0x112080, 0x0 },
|
|
+ { 0x212080, 0x0 },
|
|
+ { 0x12180, 0x0 },
|
|
+ { 0x112180, 0x0 },
|
|
+ { 0x212180, 0x0 },
|
|
+ { 0x13080, 0x0 },
|
|
+ { 0x113080, 0x0 },
|
|
+ { 0x213080, 0x0 },
|
|
+ { 0x13180, 0x0 },
|
|
+ { 0x113180, 0x0 },
|
|
+ { 0x213180, 0x0 },
|
|
+ { 0x10081, 0x0 },
|
|
+ { 0x110081, 0x0 },
|
|
+ { 0x210081, 0x0 },
|
|
+ { 0x10181, 0x0 },
|
|
+ { 0x110181, 0x0 },
|
|
+ { 0x210181, 0x0 },
|
|
+ { 0x11081, 0x0 },
|
|
+ { 0x111081, 0x0 },
|
|
+ { 0x211081, 0x0 },
|
|
+ { 0x11181, 0x0 },
|
|
+ { 0x111181, 0x0 },
|
|
+ { 0x211181, 0x0 },
|
|
+ { 0x12081, 0x0 },
|
|
+ { 0x112081, 0x0 },
|
|
+ { 0x212081, 0x0 },
|
|
+ { 0x12181, 0x0 },
|
|
+ { 0x112181, 0x0 },
|
|
+ { 0x212181, 0x0 },
|
|
+ { 0x13081, 0x0 },
|
|
+ { 0x113081, 0x0 },
|
|
+ { 0x213081, 0x0 },
|
|
+ { 0x13181, 0x0 },
|
|
+ { 0x113181, 0x0 },
|
|
+ { 0x213181, 0x0 },
|
|
+ { 0x100d0, 0x0 },
|
|
+ { 0x1100d0, 0x0 },
|
|
+ { 0x2100d0, 0x0 },
|
|
+ { 0x101d0, 0x0 },
|
|
+ { 0x1101d0, 0x0 },
|
|
+ { 0x2101d0, 0x0 },
|
|
+ { 0x110d0, 0x0 },
|
|
+ { 0x1110d0, 0x0 },
|
|
+ { 0x2110d0, 0x0 },
|
|
+ { 0x111d0, 0x0 },
|
|
+ { 0x1111d0, 0x0 },
|
|
+ { 0x2111d0, 0x0 },
|
|
+ { 0x120d0, 0x0 },
|
|
+ { 0x1120d0, 0x0 },
|
|
+ { 0x2120d0, 0x0 },
|
|
+ { 0x121d0, 0x0 },
|
|
+ { 0x1121d0, 0x0 },
|
|
+ { 0x2121d0, 0x0 },
|
|
+ { 0x130d0, 0x0 },
|
|
+ { 0x1130d0, 0x0 },
|
|
+ { 0x2130d0, 0x0 },
|
|
+ { 0x131d0, 0x0 },
|
|
+ { 0x1131d0, 0x0 },
|
|
+ { 0x2131d0, 0x0 },
|
|
+ { 0x100d1, 0x0 },
|
|
+ { 0x1100d1, 0x0 },
|
|
+ { 0x2100d1, 0x0 },
|
|
+ { 0x101d1, 0x0 },
|
|
+ { 0x1101d1, 0x0 },
|
|
+ { 0x2101d1, 0x0 },
|
|
+ { 0x110d1, 0x0 },
|
|
+ { 0x1110d1, 0x0 },
|
|
+ { 0x2110d1, 0x0 },
|
|
+ { 0x111d1, 0x0 },
|
|
+ { 0x1111d1, 0x0 },
|
|
+ { 0x2111d1, 0x0 },
|
|
+ { 0x120d1, 0x0 },
|
|
+ { 0x1120d1, 0x0 },
|
|
+ { 0x2120d1, 0x0 },
|
|
+ { 0x121d1, 0x0 },
|
|
+ { 0x1121d1, 0x0 },
|
|
+ { 0x2121d1, 0x0 },
|
|
+ { 0x130d1, 0x0 },
|
|
+ { 0x1130d1, 0x0 },
|
|
+ { 0x2130d1, 0x0 },
|
|
+ { 0x131d1, 0x0 },
|
|
+ { 0x1131d1, 0x0 },
|
|
+ { 0x2131d1, 0x0 },
|
|
+ { 0x10068, 0x0 },
|
|
+ { 0x10168, 0x0 },
|
|
+ { 0x10268, 0x0 },
|
|
+ { 0x10368, 0x0 },
|
|
+ { 0x10468, 0x0 },
|
|
+ { 0x10568, 0x0 },
|
|
+ { 0x10668, 0x0 },
|
|
+ { 0x10768, 0x0 },
|
|
+ { 0x10868, 0x0 },
|
|
+ { 0x11068, 0x0 },
|
|
+ { 0x11168, 0x0 },
|
|
+ { 0x11268, 0x0 },
|
|
+ { 0x11368, 0x0 },
|
|
+ { 0x11468, 0x0 },
|
|
+ { 0x11568, 0x0 },
|
|
+ { 0x11668, 0x0 },
|
|
+ { 0x11768, 0x0 },
|
|
+ { 0x11868, 0x0 },
|
|
+ { 0x12068, 0x0 },
|
|
+ { 0x12168, 0x0 },
|
|
+ { 0x12268, 0x0 },
|
|
+ { 0x12368, 0x0 },
|
|
+ { 0x12468, 0x0 },
|
|
+ { 0x12568, 0x0 },
|
|
+ { 0x12668, 0x0 },
|
|
+ { 0x12768, 0x0 },
|
|
+ { 0x12868, 0x0 },
|
|
+ { 0x13068, 0x0 },
|
|
+ { 0x13168, 0x0 },
|
|
+ { 0x13268, 0x0 },
|
|
+ { 0x13368, 0x0 },
|
|
+ { 0x13468, 0x0 },
|
|
+ { 0x13568, 0x0 },
|
|
+ { 0x13668, 0x0 },
|
|
+ { 0x13768, 0x0 },
|
|
+ { 0x13868, 0x0 },
|
|
+ { 0x10069, 0x0 },
|
|
+ { 0x10169, 0x0 },
|
|
+ { 0x10269, 0x0 },
|
|
+ { 0x10369, 0x0 },
|
|
+ { 0x10469, 0x0 },
|
|
+ { 0x10569, 0x0 },
|
|
+ { 0x10669, 0x0 },
|
|
+ { 0x10769, 0x0 },
|
|
+ { 0x10869, 0x0 },
|
|
+ { 0x11069, 0x0 },
|
|
+ { 0x11169, 0x0 },
|
|
+ { 0x11269, 0x0 },
|
|
+ { 0x11369, 0x0 },
|
|
+ { 0x11469, 0x0 },
|
|
+ { 0x11569, 0x0 },
|
|
+ { 0x11669, 0x0 },
|
|
+ { 0x11769, 0x0 },
|
|
+ { 0x11869, 0x0 },
|
|
+ { 0x12069, 0x0 },
|
|
+ { 0x12169, 0x0 },
|
|
+ { 0x12269, 0x0 },
|
|
+ { 0x12369, 0x0 },
|
|
+ { 0x12469, 0x0 },
|
|
+ { 0x12569, 0x0 },
|
|
+ { 0x12669, 0x0 },
|
|
+ { 0x12769, 0x0 },
|
|
+ { 0x12869, 0x0 },
|
|
+ { 0x13069, 0x0 },
|
|
+ { 0x13169, 0x0 },
|
|
+ { 0x13269, 0x0 },
|
|
+ { 0x13369, 0x0 },
|
|
+ { 0x13469, 0x0 },
|
|
+ { 0x13569, 0x0 },
|
|
+ { 0x13669, 0x0 },
|
|
+ { 0x13769, 0x0 },
|
|
+ { 0x13869, 0x0 },
|
|
+ { 0x1008c, 0x0 },
|
|
+ { 0x11008c, 0x0 },
|
|
+ { 0x21008c, 0x0 },
|
|
+ { 0x1018c, 0x0 },
|
|
+ { 0x11018c, 0x0 },
|
|
+ { 0x21018c, 0x0 },
|
|
+ { 0x1108c, 0x0 },
|
|
+ { 0x11108c, 0x0 },
|
|
+ { 0x21108c, 0x0 },
|
|
+ { 0x1118c, 0x0 },
|
|
+ { 0x11118c, 0x0 },
|
|
+ { 0x21118c, 0x0 },
|
|
+ { 0x1208c, 0x0 },
|
|
+ { 0x11208c, 0x0 },
|
|
+ { 0x21208c, 0x0 },
|
|
+ { 0x1218c, 0x0 },
|
|
+ { 0x11218c, 0x0 },
|
|
+ { 0x21218c, 0x0 },
|
|
+ { 0x1308c, 0x0 },
|
|
+ { 0x11308c, 0x0 },
|
|
+ { 0x21308c, 0x0 },
|
|
+ { 0x1318c, 0x0 },
|
|
+ { 0x11318c, 0x0 },
|
|
+ { 0x21318c, 0x0 },
|
|
+ { 0x1008d, 0x0 },
|
|
+ { 0x11008d, 0x0 },
|
|
+ { 0x21008d, 0x0 },
|
|
+ { 0x1018d, 0x0 },
|
|
+ { 0x11018d, 0x0 },
|
|
+ { 0x21018d, 0x0 },
|
|
+ { 0x1108d, 0x0 },
|
|
+ { 0x11108d, 0x0 },
|
|
+ { 0x21108d, 0x0 },
|
|
+ { 0x1118d, 0x0 },
|
|
+ { 0x11118d, 0x0 },
|
|
+ { 0x21118d, 0x0 },
|
|
+ { 0x1208d, 0x0 },
|
|
+ { 0x11208d, 0x0 },
|
|
+ { 0x21208d, 0x0 },
|
|
+ { 0x1218d, 0x0 },
|
|
+ { 0x11218d, 0x0 },
|
|
+ { 0x21218d, 0x0 },
|
|
+ { 0x1308d, 0x0 },
|
|
+ { 0x11308d, 0x0 },
|
|
+ { 0x21308d, 0x0 },
|
|
+ { 0x1318d, 0x0 },
|
|
+ { 0x11318d, 0x0 },
|
|
+ { 0x21318d, 0x0 },
|
|
+ { 0x100c0, 0x0 },
|
|
+ { 0x1100c0, 0x0 },
|
|
+ { 0x2100c0, 0x0 },
|
|
+ { 0x101c0, 0x0 },
|
|
+ { 0x1101c0, 0x0 },
|
|
+ { 0x2101c0, 0x0 },
|
|
+ { 0x102c0, 0x0 },
|
|
+ { 0x1102c0, 0x0 },
|
|
+ { 0x2102c0, 0x0 },
|
|
+ { 0x103c0, 0x0 },
|
|
+ { 0x1103c0, 0x0 },
|
|
+ { 0x2103c0, 0x0 },
|
|
+ { 0x104c0, 0x0 },
|
|
+ { 0x1104c0, 0x0 },
|
|
+ { 0x2104c0, 0x0 },
|
|
+ { 0x105c0, 0x0 },
|
|
+ { 0x1105c0, 0x0 },
|
|
+ { 0x2105c0, 0x0 },
|
|
+ { 0x106c0, 0x0 },
|
|
+ { 0x1106c0, 0x0 },
|
|
+ { 0x2106c0, 0x0 },
|
|
+ { 0x107c0, 0x0 },
|
|
+ { 0x1107c0, 0x0 },
|
|
+ { 0x2107c0, 0x0 },
|
|
+ { 0x108c0, 0x0 },
|
|
+ { 0x1108c0, 0x0 },
|
|
+ { 0x2108c0, 0x0 },
|
|
+ { 0x110c0, 0x0 },
|
|
+ { 0x1110c0, 0x0 },
|
|
+ { 0x2110c0, 0x0 },
|
|
+ { 0x111c0, 0x0 },
|
|
+ { 0x1111c0, 0x0 },
|
|
+ { 0x2111c0, 0x0 },
|
|
+ { 0x112c0, 0x0 },
|
|
+ { 0x1112c0, 0x0 },
|
|
+ { 0x2112c0, 0x0 },
|
|
+ { 0x113c0, 0x0 },
|
|
+ { 0x1113c0, 0x0 },
|
|
+ { 0x2113c0, 0x0 },
|
|
+ { 0x114c0, 0x0 },
|
|
+ { 0x1114c0, 0x0 },
|
|
+ { 0x2114c0, 0x0 },
|
|
+ { 0x115c0, 0x0 },
|
|
+ { 0x1115c0, 0x0 },
|
|
+ { 0x2115c0, 0x0 },
|
|
+ { 0x116c0, 0x0 },
|
|
+ { 0x1116c0, 0x0 },
|
|
+ { 0x2116c0, 0x0 },
|
|
+ { 0x117c0, 0x0 },
|
|
+ { 0x1117c0, 0x0 },
|
|
+ { 0x2117c0, 0x0 },
|
|
+ { 0x118c0, 0x0 },
|
|
+ { 0x1118c0, 0x0 },
|
|
+ { 0x2118c0, 0x0 },
|
|
+ { 0x120c0, 0x0 },
|
|
+ { 0x1120c0, 0x0 },
|
|
+ { 0x2120c0, 0x0 },
|
|
+ { 0x121c0, 0x0 },
|
|
+ { 0x1121c0, 0x0 },
|
|
+ { 0x2121c0, 0x0 },
|
|
+ { 0x122c0, 0x0 },
|
|
+ { 0x1122c0, 0x0 },
|
|
+ { 0x2122c0, 0x0 },
|
|
+ { 0x123c0, 0x0 },
|
|
+ { 0x1123c0, 0x0 },
|
|
+ { 0x2123c0, 0x0 },
|
|
+ { 0x124c0, 0x0 },
|
|
+ { 0x1124c0, 0x0 },
|
|
+ { 0x2124c0, 0x0 },
|
|
+ { 0x125c0, 0x0 },
|
|
+ { 0x1125c0, 0x0 },
|
|
+ { 0x2125c0, 0x0 },
|
|
+ { 0x126c0, 0x0 },
|
|
+ { 0x1126c0, 0x0 },
|
|
+ { 0x2126c0, 0x0 },
|
|
+ { 0x127c0, 0x0 },
|
|
+ { 0x1127c0, 0x0 },
|
|
+ { 0x2127c0, 0x0 },
|
|
+ { 0x128c0, 0x0 },
|
|
+ { 0x1128c0, 0x0 },
|
|
+ { 0x2128c0, 0x0 },
|
|
+ { 0x130c0, 0x0 },
|
|
+ { 0x1130c0, 0x0 },
|
|
+ { 0x2130c0, 0x0 },
|
|
+ { 0x131c0, 0x0 },
|
|
+ { 0x1131c0, 0x0 },
|
|
+ { 0x2131c0, 0x0 },
|
|
+ { 0x132c0, 0x0 },
|
|
+ { 0x1132c0, 0x0 },
|
|
+ { 0x2132c0, 0x0 },
|
|
+ { 0x133c0, 0x0 },
|
|
+ { 0x1133c0, 0x0 },
|
|
+ { 0x2133c0, 0x0 },
|
|
+ { 0x134c0, 0x0 },
|
|
+ { 0x1134c0, 0x0 },
|
|
+ { 0x2134c0, 0x0 },
|
|
+ { 0x135c0, 0x0 },
|
|
+ { 0x1135c0, 0x0 },
|
|
+ { 0x2135c0, 0x0 },
|
|
+ { 0x136c0, 0x0 },
|
|
+ { 0x1136c0, 0x0 },
|
|
+ { 0x2136c0, 0x0 },
|
|
+ { 0x137c0, 0x0 },
|
|
+ { 0x1137c0, 0x0 },
|
|
+ { 0x2137c0, 0x0 },
|
|
+ { 0x138c0, 0x0 },
|
|
+ { 0x1138c0, 0x0 },
|
|
+ { 0x2138c0, 0x0 },
|
|
+ { 0x100c1, 0x0 },
|
|
+ { 0x1100c1, 0x0 },
|
|
+ { 0x2100c1, 0x0 },
|
|
+ { 0x101c1, 0x0 },
|
|
+ { 0x1101c1, 0x0 },
|
|
+ { 0x2101c1, 0x0 },
|
|
+ { 0x102c1, 0x0 },
|
|
+ { 0x1102c1, 0x0 },
|
|
+ { 0x2102c1, 0x0 },
|
|
+ { 0x103c1, 0x0 },
|
|
+ { 0x1103c1, 0x0 },
|
|
+ { 0x2103c1, 0x0 },
|
|
+ { 0x104c1, 0x0 },
|
|
+ { 0x1104c1, 0x0 },
|
|
+ { 0x2104c1, 0x0 },
|
|
+ { 0x105c1, 0x0 },
|
|
+ { 0x1105c1, 0x0 },
|
|
+ { 0x2105c1, 0x0 },
|
|
+ { 0x106c1, 0x0 },
|
|
+ { 0x1106c1, 0x0 },
|
|
+ { 0x2106c1, 0x0 },
|
|
+ { 0x107c1, 0x0 },
|
|
+ { 0x1107c1, 0x0 },
|
|
+ { 0x2107c1, 0x0 },
|
|
+ { 0x108c1, 0x0 },
|
|
+ { 0x1108c1, 0x0 },
|
|
+ { 0x2108c1, 0x0 },
|
|
+ { 0x110c1, 0x0 },
|
|
+ { 0x1110c1, 0x0 },
|
|
+ { 0x2110c1, 0x0 },
|
|
+ { 0x111c1, 0x0 },
|
|
+ { 0x1111c1, 0x0 },
|
|
+ { 0x2111c1, 0x0 },
|
|
+ { 0x112c1, 0x0 },
|
|
+ { 0x1112c1, 0x0 },
|
|
+ { 0x2112c1, 0x0 },
|
|
+ { 0x113c1, 0x0 },
|
|
+ { 0x1113c1, 0x0 },
|
|
+ { 0x2113c1, 0x0 },
|
|
+ { 0x114c1, 0x0 },
|
|
+ { 0x1114c1, 0x0 },
|
|
+ { 0x2114c1, 0x0 },
|
|
+ { 0x115c1, 0x0 },
|
|
+ { 0x1115c1, 0x0 },
|
|
+ { 0x2115c1, 0x0 },
|
|
+ { 0x116c1, 0x0 },
|
|
+ { 0x1116c1, 0x0 },
|
|
+ { 0x2116c1, 0x0 },
|
|
+ { 0x117c1, 0x0 },
|
|
+ { 0x1117c1, 0x0 },
|
|
+ { 0x2117c1, 0x0 },
|
|
+ { 0x118c1, 0x0 },
|
|
+ { 0x1118c1, 0x0 },
|
|
+ { 0x2118c1, 0x0 },
|
|
+ { 0x120c1, 0x0 },
|
|
+ { 0x1120c1, 0x0 },
|
|
+ { 0x2120c1, 0x0 },
|
|
+ { 0x121c1, 0x0 },
|
|
+ { 0x1121c1, 0x0 },
|
|
+ { 0x2121c1, 0x0 },
|
|
+ { 0x122c1, 0x0 },
|
|
+ { 0x1122c1, 0x0 },
|
|
+ { 0x2122c1, 0x0 },
|
|
+ { 0x123c1, 0x0 },
|
|
+ { 0x1123c1, 0x0 },
|
|
+ { 0x2123c1, 0x0 },
|
|
+ { 0x124c1, 0x0 },
|
|
+ { 0x1124c1, 0x0 },
|
|
+ { 0x2124c1, 0x0 },
|
|
+ { 0x125c1, 0x0 },
|
|
+ { 0x1125c1, 0x0 },
|
|
+ { 0x2125c1, 0x0 },
|
|
+ { 0x126c1, 0x0 },
|
|
+ { 0x1126c1, 0x0 },
|
|
+ { 0x2126c1, 0x0 },
|
|
+ { 0x127c1, 0x0 },
|
|
+ { 0x1127c1, 0x0 },
|
|
+ { 0x2127c1, 0x0 },
|
|
+ { 0x128c1, 0x0 },
|
|
+ { 0x1128c1, 0x0 },
|
|
+ { 0x2128c1, 0x0 },
|
|
+ { 0x130c1, 0x0 },
|
|
+ { 0x1130c1, 0x0 },
|
|
+ { 0x2130c1, 0x0 },
|
|
+ { 0x131c1, 0x0 },
|
|
+ { 0x1131c1, 0x0 },
|
|
+ { 0x2131c1, 0x0 },
|
|
+ { 0x132c1, 0x0 },
|
|
+ { 0x1132c1, 0x0 },
|
|
+ { 0x2132c1, 0x0 },
|
|
+ { 0x133c1, 0x0 },
|
|
+ { 0x1133c1, 0x0 },
|
|
+ { 0x2133c1, 0x0 },
|
|
+ { 0x134c1, 0x0 },
|
|
+ { 0x1134c1, 0x0 },
|
|
+ { 0x2134c1, 0x0 },
|
|
+ { 0x135c1, 0x0 },
|
|
+ { 0x1135c1, 0x0 },
|
|
+ { 0x2135c1, 0x0 },
|
|
+ { 0x136c1, 0x0 },
|
|
+ { 0x1136c1, 0x0 },
|
|
+ { 0x2136c1, 0x0 },
|
|
+ { 0x137c1, 0x0 },
|
|
+ { 0x1137c1, 0x0 },
|
|
+ { 0x2137c1, 0x0 },
|
|
+ { 0x138c1, 0x0 },
|
|
+ { 0x1138c1, 0x0 },
|
|
+ { 0x2138c1, 0x0 },
|
|
+ { 0x10020, 0x0 },
|
|
+ { 0x110020, 0x0 },
|
|
+ { 0x210020, 0x0 },
|
|
+ { 0x11020, 0x0 },
|
|
+ { 0x111020, 0x0 },
|
|
+ { 0x211020, 0x0 },
|
|
+ { 0x12020, 0x0 },
|
|
+ { 0x112020, 0x0 },
|
|
+ { 0x212020, 0x0 },
|
|
+ { 0x13020, 0x0 },
|
|
+ { 0x113020, 0x0 },
|
|
+ { 0x213020, 0x0 },
|
|
+ { 0x20072, 0x0 },
|
|
+ { 0x20073, 0x0 },
|
|
+ { 0x20074, 0x0 },
|
|
+ { 0x100aa, 0x0 },
|
|
+ { 0x110aa, 0x0 },
|
|
+ { 0x120aa, 0x0 },
|
|
+ { 0x130aa, 0x0 },
|
|
+ { 0x20010, 0x0 },
|
|
+ { 0x120010, 0x0 },
|
|
+ { 0x220010, 0x0 },
|
|
+ { 0x20011, 0x0 },
|
|
+ { 0x120011, 0x0 },
|
|
+ { 0x220011, 0x0 },
|
|
+ { 0x100ae, 0x0 },
|
|
+ { 0x1100ae, 0x0 },
|
|
+ { 0x2100ae, 0x0 },
|
|
+ { 0x100af, 0x0 },
|
|
+ { 0x1100af, 0x0 },
|
|
+ { 0x2100af, 0x0 },
|
|
+ { 0x110ae, 0x0 },
|
|
+ { 0x1110ae, 0x0 },
|
|
+ { 0x2110ae, 0x0 },
|
|
+ { 0x110af, 0x0 },
|
|
+ { 0x1110af, 0x0 },
|
|
+ { 0x2110af, 0x0 },
|
|
+ { 0x120ae, 0x0 },
|
|
+ { 0x1120ae, 0x0 },
|
|
+ { 0x2120ae, 0x0 },
|
|
+ { 0x120af, 0x0 },
|
|
+ { 0x1120af, 0x0 },
|
|
+ { 0x2120af, 0x0 },
|
|
+ { 0x130ae, 0x0 },
|
|
+ { 0x1130ae, 0x0 },
|
|
+ { 0x2130ae, 0x0 },
|
|
+ { 0x130af, 0x0 },
|
|
+ { 0x1130af, 0x0 },
|
|
+ { 0x2130af, 0x0 },
|
|
+ { 0x20020, 0x0 },
|
|
+ { 0x120020, 0x0 },
|
|
+ { 0x220020, 0x0 },
|
|
+ { 0x100a0, 0x0 },
|
|
+ { 0x100a1, 0x0 },
|
|
+ { 0x100a2, 0x0 },
|
|
+ { 0x100a3, 0x0 },
|
|
+ { 0x100a4, 0x0 },
|
|
+ { 0x100a5, 0x0 },
|
|
+ { 0x100a6, 0x0 },
|
|
+ { 0x100a7, 0x0 },
|
|
+ { 0x110a0, 0x0 },
|
|
+ { 0x110a1, 0x0 },
|
|
+ { 0x110a2, 0x0 },
|
|
+ { 0x110a3, 0x0 },
|
|
+ { 0x110a4, 0x0 },
|
|
+ { 0x110a5, 0x0 },
|
|
+ { 0x110a6, 0x0 },
|
|
+ { 0x110a7, 0x0 },
|
|
+ { 0x120a0, 0x0 },
|
|
+ { 0x120a1, 0x0 },
|
|
+ { 0x120a2, 0x0 },
|
|
+ { 0x120a3, 0x0 },
|
|
+ { 0x120a4, 0x0 },
|
|
+ { 0x120a5, 0x0 },
|
|
+ { 0x120a6, 0x0 },
|
|
+ { 0x120a7, 0x0 },
|
|
+ { 0x130a0, 0x0 },
|
|
+ { 0x130a1, 0x0 },
|
|
+ { 0x130a2, 0x0 },
|
|
+ { 0x130a3, 0x0 },
|
|
+ { 0x130a4, 0x0 },
|
|
+ { 0x130a5, 0x0 },
|
|
+ { 0x130a6, 0x0 },
|
|
+ { 0x130a7, 0x0 },
|
|
+ { 0x2007c, 0x0 },
|
|
+ { 0x12007c, 0x0 },
|
|
+ { 0x22007c, 0x0 },
|
|
+ { 0x2007d, 0x0 },
|
|
+ { 0x12007d, 0x0 },
|
|
+ { 0x22007d, 0x0 },
|
|
+ { 0x400fd, 0x0 },
|
|
+ { 0x400c0, 0x0 },
|
|
+ { 0x90201, 0x0 },
|
|
+ { 0x190201, 0x0 },
|
|
+ { 0x290201, 0x0 },
|
|
+ { 0x90202, 0x0 },
|
|
+ { 0x190202, 0x0 },
|
|
+ { 0x290202, 0x0 },
|
|
+ { 0x90203, 0x0 },
|
|
+ { 0x190203, 0x0 },
|
|
+ { 0x290203, 0x0 },
|
|
+ { 0x90204, 0x0 },
|
|
+ { 0x190204, 0x0 },
|
|
+ { 0x290204, 0x0 },
|
|
+ { 0x90205, 0x0 },
|
|
+ { 0x190205, 0x0 },
|
|
+ { 0x290205, 0x0 },
|
|
+ { 0x90206, 0x0 },
|
|
+ { 0x190206, 0x0 },
|
|
+ { 0x290206, 0x0 },
|
|
+ { 0x90207, 0x0 },
|
|
+ { 0x190207, 0x0 },
|
|
+ { 0x290207, 0x0 },
|
|
+ { 0x90208, 0x0 },
|
|
+ { 0x190208, 0x0 },
|
|
+ { 0x290208, 0x0 },
|
|
+ { 0x10062, 0x0 },
|
|
+ { 0x10162, 0x0 },
|
|
+ { 0x10262, 0x0 },
|
|
+ { 0x10362, 0x0 },
|
|
+ { 0x10462, 0x0 },
|
|
+ { 0x10562, 0x0 },
|
|
+ { 0x10662, 0x0 },
|
|
+ { 0x10762, 0x0 },
|
|
+ { 0x10862, 0x0 },
|
|
+ { 0x11062, 0x0 },
|
|
+ { 0x11162, 0x0 },
|
|
+ { 0x11262, 0x0 },
|
|
+ { 0x11362, 0x0 },
|
|
+ { 0x11462, 0x0 },
|
|
+ { 0x11562, 0x0 },
|
|
+ { 0x11662, 0x0 },
|
|
+ { 0x11762, 0x0 },
|
|
+ { 0x11862, 0x0 },
|
|
+ { 0x12062, 0x0 },
|
|
+ { 0x12162, 0x0 },
|
|
+ { 0x12262, 0x0 },
|
|
+ { 0x12362, 0x0 },
|
|
+ { 0x12462, 0x0 },
|
|
+ { 0x12562, 0x0 },
|
|
+ { 0x12662, 0x0 },
|
|
+ { 0x12762, 0x0 },
|
|
+ { 0x12862, 0x0 },
|
|
+ { 0x13062, 0x0 },
|
|
+ { 0x13162, 0x0 },
|
|
+ { 0x13262, 0x0 },
|
|
+ { 0x13362, 0x0 },
|
|
+ { 0x13462, 0x0 },
|
|
+ { 0x13562, 0x0 },
|
|
+ { 0x13662, 0x0 },
|
|
+ { 0x13762, 0x0 },
|
|
+ { 0x13862, 0x0 },
|
|
+ { 0x20077, 0x0 },
|
|
+ { 0x10001, 0x0 },
|
|
+ { 0x11001, 0x0 },
|
|
+ { 0x12001, 0x0 },
|
|
+ { 0x13001, 0x0 },
|
|
+ { 0x10040, 0x0 },
|
|
+ { 0x10140, 0x0 },
|
|
+ { 0x10240, 0x0 },
|
|
+ { 0x10340, 0x0 },
|
|
+ { 0x10440, 0x0 },
|
|
+ { 0x10540, 0x0 },
|
|
+ { 0x10640, 0x0 },
|
|
+ { 0x10740, 0x0 },
|
|
+ { 0x10840, 0x0 },
|
|
+ { 0x10030, 0x0 },
|
|
+ { 0x10130, 0x0 },
|
|
+ { 0x10230, 0x0 },
|
|
+ { 0x10330, 0x0 },
|
|
+ { 0x10430, 0x0 },
|
|
+ { 0x10530, 0x0 },
|
|
+ { 0x10630, 0x0 },
|
|
+ { 0x10730, 0x0 },
|
|
+ { 0x10830, 0x0 },
|
|
+ { 0x11040, 0x0 },
|
|
+ { 0x11140, 0x0 },
|
|
+ { 0x11240, 0x0 },
|
|
+ { 0x11340, 0x0 },
|
|
+ { 0x11440, 0x0 },
|
|
+ { 0x11540, 0x0 },
|
|
+ { 0x11640, 0x0 },
|
|
+ { 0x11740, 0x0 },
|
|
+ { 0x11840, 0x0 },
|
|
+ { 0x11030, 0x0 },
|
|
+ { 0x11130, 0x0 },
|
|
+ { 0x11230, 0x0 },
|
|
+ { 0x11330, 0x0 },
|
|
+ { 0x11430, 0x0 },
|
|
+ { 0x11530, 0x0 },
|
|
+ { 0x11630, 0x0 },
|
|
+ { 0x11730, 0x0 },
|
|
+ { 0x11830, 0x0 },
|
|
+ { 0x12040, 0x0 },
|
|
+ { 0x12140, 0x0 },
|
|
+ { 0x12240, 0x0 },
|
|
+ { 0x12340, 0x0 },
|
|
+ { 0x12440, 0x0 },
|
|
+ { 0x12540, 0x0 },
|
|
+ { 0x12640, 0x0 },
|
|
+ { 0x12740, 0x0 },
|
|
+ { 0x12840, 0x0 },
|
|
+ { 0x12030, 0x0 },
|
|
+ { 0x12130, 0x0 },
|
|
+ { 0x12230, 0x0 },
|
|
+ { 0x12330, 0x0 },
|
|
+ { 0x12430, 0x0 },
|
|
+ { 0x12530, 0x0 },
|
|
+ { 0x12630, 0x0 },
|
|
+ { 0x12730, 0x0 },
|
|
+ { 0x12830, 0x0 },
|
|
+ { 0x13040, 0x0 },
|
|
+ { 0x13140, 0x0 },
|
|
+ { 0x13240, 0x0 },
|
|
+ { 0x13340, 0x0 },
|
|
+ { 0x13440, 0x0 },
|
|
+ { 0x13540, 0x0 },
|
|
+ { 0x13640, 0x0 },
|
|
+ { 0x13740, 0x0 },
|
|
+ { 0x13840, 0x0 },
|
|
+ { 0x13030, 0x0 },
|
|
+ { 0x13130, 0x0 },
|
|
+ { 0x13230, 0x0 },
|
|
+ { 0x13330, 0x0 },
|
|
+ { 0x13430, 0x0 },
|
|
+ { 0x13530, 0x0 },
|
|
+ { 0x13630, 0x0 },
|
|
+ { 0x13730, 0x0 },
|
|
+ { 0x13830, 0x0 },
|
|
+};
|
|
+/* P0 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp0_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54003, 0xc80 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2230 },
|
|
+ { 0x54006, 0x25b },
|
|
+ { 0x54007, 0x2000 },
|
|
+ { 0x54008, 0x101 },
|
|
+ { 0x5400b, 0x31f },
|
|
+ { 0x5400c, 0xc8 },
|
|
+ { 0x5400d, 0x100 },
|
|
+ { 0x54012, 0x1 },
|
|
+ { 0x5402f, 0xc50 },
|
|
+ { 0x54030, 0x501 },
|
|
+ { 0x54031, 0x28 },
|
|
+ { 0x54032, 0x400 },
|
|
+ { 0x54033, 0x200 },
|
|
+ { 0x54034, 0x600 },
|
|
+ { 0x54035, 0x1010 },
|
|
+ { 0x54036, 0x101 },
|
|
+ { 0x5403f, 0x1221 },
|
|
+ { 0x541fc, 0x100 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+
|
|
+/* P1 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp1_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54002, 0x1 },
|
|
+ { 0x54003, 0x42a },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2230 },
|
|
+ { 0x54006, 0x25b },
|
|
+ { 0x54007, 0x2000 },
|
|
+ { 0x54008, 0x101 },
|
|
+ { 0x5400b, 0x21f },
|
|
+ { 0x5400c, 0xc8 },
|
|
+ { 0x5400d, 0x100 },
|
|
+ { 0x54012, 0x1 },
|
|
+ { 0x5402f, 0x4 },
|
|
+ { 0x54030, 0x501 },
|
|
+ { 0x54033, 0x200 },
|
|
+ { 0x54034, 0x600 },
|
|
+ { 0x54035, 0x10 },
|
|
+ { 0x54036, 0x101 },
|
|
+ { 0x5403f, 0x1221 },
|
|
+ { 0x541fc, 0x100 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+
|
|
+/* P0 2D message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp0_2d_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54003, 0xc80 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2230 },
|
|
+ { 0x54006, 0x25b },
|
|
+ { 0x54007, 0x2000 },
|
|
+ { 0x54008, 0x101 },
|
|
+ { 0x5400b, 0x61 },
|
|
+ { 0x5400c, 0xc8 },
|
|
+ { 0x5400d, 0x100 },
|
|
+ { 0x5400e, 0x1f7f },
|
|
+ { 0x54012, 0x1 },
|
|
+ { 0x5402f, 0xc50 },
|
|
+ { 0x54030, 0x501 },
|
|
+ { 0x54031, 0x28 },
|
|
+ { 0x54032, 0x400 },
|
|
+ { 0x54033, 0x200 },
|
|
+ { 0x54034, 0x600 },
|
|
+ { 0x54035, 0x1010 },
|
|
+ { 0x54036, 0x101 },
|
|
+ { 0x5403f, 0x1221 },
|
|
+ { 0x541fc, 0x100 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+/* DRAM PHY init engine image */
|
|
+struct dram_cfg_param ddr_phy_pie[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x90000, 0x10 },
|
|
+ { 0x90001, 0x400 },
|
|
+ { 0x90002, 0x10e },
|
|
+ { 0x90003, 0x0 },
|
|
+ { 0x90004, 0x0 },
|
|
+ { 0x90005, 0x8 },
|
|
+ { 0x90029, 0xb },
|
|
+ { 0x9002a, 0x480 },
|
|
+ { 0x9002b, 0x109 },
|
|
+ { 0x9002c, 0x8 },
|
|
+ { 0x9002d, 0x448 },
|
|
+ { 0x9002e, 0x139 },
|
|
+ { 0x9002f, 0x8 },
|
|
+ { 0x90030, 0x478 },
|
|
+ { 0x90031, 0x109 },
|
|
+ { 0x90032, 0x2 },
|
|
+ { 0x90033, 0x10 },
|
|
+ { 0x90034, 0x139 },
|
|
+ { 0x90035, 0xb },
|
|
+ { 0x90036, 0x7c0 },
|
|
+ { 0x90037, 0x139 },
|
|
+ { 0x90038, 0x44 },
|
|
+ { 0x90039, 0x633 },
|
|
+ { 0x9003a, 0x159 },
|
|
+ { 0x9003b, 0x14f },
|
|
+ { 0x9003c, 0x630 },
|
|
+ { 0x9003d, 0x159 },
|
|
+ { 0x9003e, 0x47 },
|
|
+ { 0x9003f, 0x633 },
|
|
+ { 0x90040, 0x149 },
|
|
+ { 0x90041, 0x4f },
|
|
+ { 0x90042, 0x633 },
|
|
+ { 0x90043, 0x179 },
|
|
+ { 0x90044, 0x8 },
|
|
+ { 0x90045, 0xe0 },
|
|
+ { 0x90046, 0x109 },
|
|
+ { 0x90047, 0x0 },
|
|
+ { 0x90048, 0x7c8 },
|
|
+ { 0x90049, 0x109 },
|
|
+ { 0x9004a, 0x0 },
|
|
+ { 0x9004b, 0x1 },
|
|
+ { 0x9004c, 0x8 },
|
|
+ { 0x9004d, 0x0 },
|
|
+ { 0x9004e, 0x45a },
|
|
+ { 0x9004f, 0x9 },
|
|
+ { 0x90050, 0x0 },
|
|
+ { 0x90051, 0x448 },
|
|
+ { 0x90052, 0x109 },
|
|
+ { 0x90053, 0x40 },
|
|
+ { 0x90054, 0x633 },
|
|
+ { 0x90055, 0x179 },
|
|
+ { 0x90056, 0x1 },
|
|
+ { 0x90057, 0x618 },
|
|
+ { 0x90058, 0x109 },
|
|
+ { 0x90059, 0x40c0 },
|
|
+ { 0x9005a, 0x633 },
|
|
+ { 0x9005b, 0x149 },
|
|
+ { 0x9005c, 0x8 },
|
|
+ { 0x9005d, 0x4 },
|
|
+ { 0x9005e, 0x48 },
|
|
+ { 0x9005f, 0x4040 },
|
|
+ { 0x90060, 0x633 },
|
|
+ { 0x90061, 0x149 },
|
|
+ { 0x90062, 0x0 },
|
|
+ { 0x90063, 0x4 },
|
|
+ { 0x90064, 0x48 },
|
|
+ { 0x90065, 0x40 },
|
|
+ { 0x90066, 0x633 },
|
|
+ { 0x90067, 0x149 },
|
|
+ { 0x90068, 0x10 },
|
|
+ { 0x90069, 0x4 },
|
|
+ { 0x9006a, 0x18 },
|
|
+ { 0x9006b, 0x0 },
|
|
+ { 0x9006c, 0x4 },
|
|
+ { 0x9006d, 0x78 },
|
|
+ { 0x9006e, 0x549 },
|
|
+ { 0x9006f, 0x633 },
|
|
+ { 0x90070, 0x159 },
|
|
+ { 0x90071, 0xd49 },
|
|
+ { 0x90072, 0x633 },
|
|
+ { 0x90073, 0x159 },
|
|
+ { 0x90074, 0x94a },
|
|
+ { 0x90075, 0x633 },
|
|
+ { 0x90076, 0x159 },
|
|
+ { 0x90077, 0x441 },
|
|
+ { 0x90078, 0x633 },
|
|
+ { 0x90079, 0x149 },
|
|
+ { 0x9007a, 0x42 },
|
|
+ { 0x9007b, 0x633 },
|
|
+ { 0x9007c, 0x149 },
|
|
+ { 0x9007d, 0x1 },
|
|
+ { 0x9007e, 0x633 },
|
|
+ { 0x9007f, 0x149 },
|
|
+ { 0x90080, 0x0 },
|
|
+ { 0x90081, 0xe0 },
|
|
+ { 0x90082, 0x109 },
|
|
+ { 0x90083, 0xa },
|
|
+ { 0x90084, 0x10 },
|
|
+ { 0x90085, 0x109 },
|
|
+ { 0x90086, 0x9 },
|
|
+ { 0x90087, 0x3c0 },
|
|
+ { 0x90088, 0x149 },
|
|
+ { 0x90089, 0x9 },
|
|
+ { 0x9008a, 0x3c0 },
|
|
+ { 0x9008b, 0x159 },
|
|
+ { 0x9008c, 0x18 },
|
|
+ { 0x9008d, 0x10 },
|
|
+ { 0x9008e, 0x109 },
|
|
+ { 0x9008f, 0x0 },
|
|
+ { 0x90090, 0x3c0 },
|
|
+ { 0x90091, 0x109 },
|
|
+ { 0x90092, 0x18 },
|
|
+ { 0x90093, 0x4 },
|
|
+ { 0x90094, 0x48 },
|
|
+ { 0x90095, 0x18 },
|
|
+ { 0x90096, 0x4 },
|
|
+ { 0x90097, 0x58 },
|
|
+ { 0x90098, 0xb },
|
|
+ { 0x90099, 0x10 },
|
|
+ { 0x9009a, 0x109 },
|
|
+ { 0x9009b, 0x1 },
|
|
+ { 0x9009c, 0x10 },
|
|
+ { 0x9009d, 0x109 },
|
|
+ { 0x9009e, 0x5 },
|
|
+ { 0x9009f, 0x7c0 },
|
|
+ { 0x900a0, 0x109 },
|
|
+ { 0x900a1, 0x0 },
|
|
+ { 0x900a2, 0x8140 },
|
|
+ { 0x900a3, 0x10c },
|
|
+ { 0x900a4, 0x10 },
|
|
+ { 0x900a5, 0x8138 },
|
|
+ { 0x900a6, 0x104 },
|
|
+ { 0x900a7, 0x8 },
|
|
+ { 0x900a8, 0x448 },
|
|
+ { 0x900a9, 0x109 },
|
|
+ { 0x900aa, 0xf },
|
|
+ { 0x900ab, 0x7c0 },
|
|
+ { 0x900ac, 0x109 },
|
|
+ { 0x900ad, 0x47 },
|
|
+ { 0x900ae, 0x630 },
|
|
+ { 0x900af, 0x109 },
|
|
+ { 0x900b0, 0x8 },
|
|
+ { 0x900b1, 0x618 },
|
|
+ { 0x900b2, 0x109 },
|
|
+ { 0x900b3, 0x8 },
|
|
+ { 0x900b4, 0xe0 },
|
|
+ { 0x900b5, 0x109 },
|
|
+ { 0x900b6, 0x0 },
|
|
+ { 0x900b7, 0x7c8 },
|
|
+ { 0x900b8, 0x109 },
|
|
+ { 0x900b9, 0x8 },
|
|
+ { 0x900ba, 0x8140 },
|
|
+ { 0x900bb, 0x10c },
|
|
+ { 0x900bc, 0x0 },
|
|
+ { 0x900bd, 0x478 },
|
|
+ { 0x900be, 0x109 },
|
|
+ { 0x900bf, 0x0 },
|
|
+ { 0x900c0, 0x1 },
|
|
+ { 0x900c1, 0x8 },
|
|
+ { 0x900c2, 0x8 },
|
|
+ { 0x900c3, 0x4 },
|
|
+ { 0x900c4, 0x0 },
|
|
+ { 0x90006, 0x8 },
|
|
+ { 0x90007, 0x7c8 },
|
|
+ { 0x90008, 0x109 },
|
|
+ { 0x90009, 0x0 },
|
|
+ { 0x9000a, 0x400 },
|
|
+ { 0x9000b, 0x106 },
|
|
+ { 0xd00e7, 0x400 },
|
|
+ { 0x90017, 0x0 },
|
|
+ { 0x90026, 0x2a },
|
|
+ { 0x2000b, 0x384 },
|
|
+ { 0x2000c, 0xc8 },
|
|
+ { 0x2000d, 0x7d0 },
|
|
+ { 0x2000e, 0x2c },
|
|
+ { 0x12000b, 0x12b },
|
|
+ { 0x12000c, 0x42 },
|
|
+ { 0x12000d, 0x29a },
|
|
+ { 0x12000e, 0x21 },
|
|
+ { 0x9000c, 0x0 },
|
|
+ { 0x9000d, 0x173 },
|
|
+ { 0x9000e, 0x60 },
|
|
+ { 0x9000f, 0x6110 },
|
|
+ { 0x90010, 0x2152 },
|
|
+ { 0x90011, 0xdfbd },
|
|
+ { 0x90012, 0xffff },
|
|
+ { 0x90013, 0x6152 },
|
|
+ { 0x20089, 0x1 },
|
|
+ { 0x20088, 0x19 },
|
|
+ { 0xc0080, 0x0 },
|
|
+ { 0xd0000, 0x1 }
|
|
+};
|
|
+
|
|
+struct dram_fsp_msg ddr_dram_fsp_msg[] = {
|
|
+ {
|
|
+ /* P0 3200mts 1D */
|
|
+ .drate = 3200,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp0_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P1 1066mts 1D */
|
|
+ .drate = 1066,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp1_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp1_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P0 3200mts 2D */
|
|
+ .drate = 3200,
|
|
+ .fw_type = FW_2D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp0_2d_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_2d_cfg),
|
|
+ },
|
|
+};
|
|
+
|
|
+/* ddr timing config params */
|
|
+struct dram_timing_info dram_timing = {
|
|
+ .ddrc_cfg = ddr_ddrc_cfg,
|
|
+ .ddrc_cfg_num = ARRAY_SIZE(ddr_ddrc_cfg),
|
|
+ .ddrphy_cfg = ddr_ddrphy_cfg,
|
|
+ .ddrphy_cfg_num = ARRAY_SIZE(ddr_ddrphy_cfg),
|
|
+ .fsp_msg = ddr_dram_fsp_msg,
|
|
+ .fsp_msg_num = ARRAY_SIZE(ddr_dram_fsp_msg),
|
|
+ .ddrphy_trained_csr = ddr_ddrphy_trained_csr,
|
|
+ .ddrphy_trained_csr_num = ARRAY_SIZE(ddr_ddrphy_trained_csr),
|
|
+ .ddrphy_pie = ddr_phy_pie,
|
|
+ .ddrphy_pie_num = ARRAY_SIZE(ddr_phy_pie),
|
|
+ .fsp_table = { 3200, 1066, },
|
|
+};
|
|
+
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+void board_dram_ecc_scrub(void)
|
|
+{
|
|
+ ddrc_inline_ecc_scrub(0x0,0x7ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x8000000,0xfffffff);
|
|
+ ddrc_inline_ecc_scrub(0x10000000,0x17ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x18000000,0x1fffffff);
|
|
+ ddrc_inline_ecc_scrub(0x20000000,0x27ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x28000000,0x2fffffff);
|
|
+ ddrc_inline_ecc_scrub(0x30000000,0x37ffffff);
|
|
+ ddrc_inline_ecc_scrub_end(0x0,0x3fffffff);
|
|
+}
|
|
+#endif
|
|
diff --git a/board/freescale/imx8mp_olimex/imx8mp_olimex.c b/board/freescale/imx8mp_olimex/imx8mp_olimex.c
|
|
new file mode 100644
|
|
index 00000000000..235e16cfd0f
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/imx8mp_olimex.c
|
|
@@ -0,0 +1,512 @@
|
|
+// SPDX-License-Identifier: GPL-2.0+
|
|
+/*
|
|
+ */
|
|
+
|
|
+#include <common.h>
|
|
+#include <efi_loader.h>
|
|
+#include <env.h>
|
|
+#include <errno.h>
|
|
+#include <init.h>
|
|
+#include <miiphy.h>
|
|
+#include <netdev.h>
|
|
+#include <linux/delay.h>
|
|
+#include <asm/global_data.h>
|
|
+#include <asm/io.h>
|
|
+#include <asm/mach-imx/iomux-v3.h>
|
|
+#include <asm-generic/gpio.h>
|
|
+#include <asm/arch/imx8mp_pins.h>
|
|
+#include <asm/arch/clock.h>
|
|
+#include <asm/arch/sys_proto.h>
|
|
+#include <asm/mach-imx/gpio.h>
|
|
+#include <asm/mach-imx/mxc_i2c.h>
|
|
+#include <spl.h>
|
|
+#include <asm/mach-imx/dma.h>
|
|
+#include <power/pmic.h>
|
|
+#include "../common/tcpc.h"
|
|
+#include <usb.h>
|
|
+#include <dwc3-uboot.h>
|
|
+#include <mmc.h>
|
|
+
|
|
+DECLARE_GLOBAL_DATA_PTR;
|
|
+
|
|
+#define UART_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_FSEL1)
|
|
+#define WDOG_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_ODE | PAD_CTL_PUE | PAD_CTL_PE)
|
|
+
|
|
+static iomux_v3_cfg_t const uart_pads[] = {
|
|
+ MX8MP_PAD_UART2_RXD__UART2_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
|
|
+ MX8MP_PAD_UART2_TXD__UART2_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
|
|
+};
|
|
+
|
|
+static iomux_v3_cfg_t const wdog_pads[] = {
|
|
+ MX8MP_PAD_GPIO1_IO02__WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
|
|
+};
|
|
+
|
|
+#ifdef CONFIG_NAND_MXS
|
|
+
|
|
+static void setup_gpmi_nand(void)
|
|
+{
|
|
+ init_nand_clk();
|
|
+}
|
|
+#endif
|
|
+
|
|
+#if CONFIG_IS_ENABLED(EFI_HAVE_CAPSULE_SUPPORT)
|
|
+struct efi_fw_image fw_images[] = {
|
|
+ {
|
|
+ .image_type_id = IMX_BOOT_IMAGE_GUID,
|
|
+ .fw_name = u"IMX8MP-EVK-RAW",
|
|
+ .image_index = 1,
|
|
+ },
|
|
+};
|
|
+
|
|
+struct efi_capsule_update_info update_info = {
|
|
+ .dfu_string = "mmc 2=flash-bin raw 0 0x2000 mmcpart 1",
|
|
+ .images = fw_images,
|
|
+};
|
|
+
|
|
+u8 num_image_type_guids = ARRAY_SIZE(fw_images);
|
|
+#endif /* EFI_HAVE_CAPSULE_SUPPORT */
|
|
+
|
|
+int board_early_init_f(void)
|
|
+{
|
|
+ struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
|
|
+
|
|
+ imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
|
|
+
|
|
+ set_wdog_reset(wdog);
|
|
+
|
|
+ imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
|
|
+
|
|
+ init_uart_clk(1);
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+
|
|
+#ifdef CONFIG_OF_BOARD_SETUP
|
|
+int ft_board_setup(void *blob, struct bd_info *bd)
|
|
+{
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+#ifdef CONFIG_TARGET_IMX8MP_DDR4_EVK
|
|
+ int rc;
|
|
+ phys_addr_t ecc_start = 0x120000000;
|
|
+ size_t ecc_size = 0x20000000;
|
|
+
|
|
+ rc = add_res_mem_dt_node(blob, "ecc", ecc_start, ecc_size);
|
|
+ if (rc < 0) {
|
|
+ printf("Could not create ecc reserved-memory node.\n");
|
|
+ return rc;
|
|
+ }
|
|
+#else
|
|
+ int rc;
|
|
+ phys_addr_t ecc0_start = 0xb0000000;
|
|
+ phys_addr_t ecc1_start = 0x130000000;
|
|
+ phys_addr_t ecc2_start = 0x1b0000000;
|
|
+ size_t ecc_size = 0x10000000;
|
|
+
|
|
+ rc = add_res_mem_dt_node(blob, "ecc", ecc0_start, ecc_size);
|
|
+ if (rc < 0) {
|
|
+ printf("Could not create ecc0 reserved-memory node.\n");
|
|
+ return rc;
|
|
+ }
|
|
+
|
|
+ rc = add_res_mem_dt_node(blob, "ecc", ecc1_start, ecc_size);
|
|
+ if (rc < 0) {
|
|
+ printf("Could not create ecc1 reserved-memory node.\n");
|
|
+ return rc;
|
|
+ }
|
|
+
|
|
+ rc = add_res_mem_dt_node(blob, "ecc", ecc2_start, ecc_size);
|
|
+ if (rc < 0) {
|
|
+ printf("Could not create ecc2 reserved-memory node.\n");
|
|
+ return rc;
|
|
+ }
|
|
+#endif
|
|
+#endif
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_USB_TCPC
|
|
+struct tcpc_port port1;
|
|
+struct tcpc_port port2;
|
|
+
|
|
+static int setup_pd_switch(uint8_t i2c_bus, uint8_t addr)
|
|
+{
|
|
+ struct udevice *bus;
|
|
+ struct udevice *i2c_dev = NULL;
|
|
+ int ret;
|
|
+ uint8_t valb;
|
|
+
|
|
+ ret = uclass_get_device_by_seq(UCLASS_I2C, i2c_bus, &bus);
|
|
+ if (ret) {
|
|
+ printf("%s: Can't find bus\n", __func__);
|
|
+ return -EINVAL;
|
|
+ }
|
|
+
|
|
+ ret = dm_i2c_probe(bus, addr, 0, &i2c_dev);
|
|
+ if (ret) {
|
|
+ printf("%s: Can't find device id=0x%x\n",
|
|
+ __func__, addr);
|
|
+ return -ENODEV;
|
|
+ }
|
|
+
|
|
+ ret = dm_i2c_read(i2c_dev, 0xB, &valb, 1);
|
|
+ if (ret) {
|
|
+ printf("%s dm_i2c_read failed, err %d\n", __func__, ret);
|
|
+ return -EIO;
|
|
+ }
|
|
+ valb |= 0x4; /* Set DB_EXIT to exit dead battery mode */
|
|
+ ret = dm_i2c_write(i2c_dev, 0xB, (const uint8_t *)&valb, 1);
|
|
+ if (ret) {
|
|
+ printf("%s dm_i2c_write failed, err %d\n", __func__, ret);
|
|
+ return -EIO;
|
|
+ }
|
|
+
|
|
+ /* Set OVP threshold to 23V */
|
|
+ valb = 0x6;
|
|
+ ret = dm_i2c_write(i2c_dev, 0x8, (const uint8_t *)&valb, 1);
|
|
+ if (ret) {
|
|
+ printf("%s dm_i2c_write failed, err %d\n", __func__, ret);
|
|
+ return -EIO;
|
|
+ }
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+
|
|
+int pd_switch_snk_enable(struct tcpc_port *port)
|
|
+{
|
|
+ if (port == &port1) {
|
|
+ debug("Setup pd switch on port 1\n");
|
|
+ return setup_pd_switch(1, 0x72);
|
|
+ } else
|
|
+ return -EINVAL;
|
|
+}
|
|
+
|
|
+/* Port2 is the power supply, port 1 does not support power */
|
|
+struct tcpc_port_config port1_config = {
|
|
+ .i2c_bus = 1, /*i2c2*/
|
|
+ .addr = 0x50,
|
|
+ .port_type = TYPEC_PORT_UFP,
|
|
+ .max_snk_mv = 20000,
|
|
+ .max_snk_ma = 3000,
|
|
+ .max_snk_mw = 45000,
|
|
+ .op_snk_mv = 15000,
|
|
+ .switch_setup_func = &pd_switch_snk_enable,
|
|
+ .disable_pd = true,
|
|
+};
|
|
+
|
|
+struct tcpc_port_config port2_config = {
|
|
+ .i2c_bus = 2, /*i2c3*/
|
|
+ .addr = 0x50,
|
|
+ .port_type = TYPEC_PORT_UFP,
|
|
+ .max_snk_mv = 20000,
|
|
+ .max_snk_ma = 3000,
|
|
+ .max_snk_mw = 45000,
|
|
+ .op_snk_mv = 15000,
|
|
+};
|
|
+
|
|
+#define USB_TYPEC_SEL IMX_GPIO_NR(4, 20)
|
|
+#define USB_TYPEC_EN IMX_GPIO_NR(2, 20)
|
|
+
|
|
+static iomux_v3_cfg_t ss_mux_gpio[] = {
|
|
+ MX8MP_PAD_SAI1_MCLK__GPIO4_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
+ MX8MP_PAD_SD2_WP__GPIO2_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
+};
|
|
+
|
|
+void ss_mux_select(enum typec_cc_polarity pol)
|
|
+{
|
|
+ if (pol == TYPEC_POLARITY_CC1)
|
|
+ gpio_direction_output(USB_TYPEC_SEL, 0);
|
|
+ else
|
|
+ gpio_direction_output(USB_TYPEC_SEL, 1);
|
|
+}
|
|
+
|
|
+static int setup_typec(void)
|
|
+{
|
|
+ int ret;
|
|
+ struct gpio_desc per_12v_desc;
|
|
+
|
|
+ debug("tcpc_init port 2\n");
|
|
+ ret = tcpc_init(&port2, port2_config, NULL);
|
|
+ if (ret) {
|
|
+ printf("%s: tcpc port2 init failed, err=%d\n",
|
|
+ __func__, ret);
|
|
+ } else if (tcpc_pd_sink_check_charging(&port2)) {
|
|
+ printf("Power supply on USB2\n");
|
|
+
|
|
+ /* Enable PER 12V, any check before it? */
|
|
+ ret = dm_gpio_lookup_name("gpio@20_1", &per_12v_desc);
|
|
+ if (ret) {
|
|
+ printf("%s lookup gpio@20_1 failed ret = %d\n", __func__, ret);
|
|
+ return -ENODEV;
|
|
+ }
|
|
+
|
|
+ ret = dm_gpio_request(&per_12v_desc, "per_12v_en");
|
|
+ if (ret) {
|
|
+ printf("%s request per_12v failed ret = %d\n", __func__, ret);
|
|
+ return -EIO;
|
|
+ }
|
|
+
|
|
+ /* Enable PER 12V regulator */
|
|
+ dm_gpio_set_dir_flags(&per_12v_desc, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
|
|
+ }
|
|
+
|
|
+ debug("tcpc_init port 1\n");
|
|
+ imx_iomux_v3_setup_multiple_pads(ss_mux_gpio, ARRAY_SIZE(ss_mux_gpio));
|
|
+ gpio_request(USB_TYPEC_SEL, "typec_sel");
|
|
+ gpio_request(USB_TYPEC_EN, "typec_en");
|
|
+ gpio_direction_output(USB_TYPEC_EN, 0);
|
|
+
|
|
+ ret = tcpc_init(&port1, port1_config, &ss_mux_select);
|
|
+ if (ret) {
|
|
+ printf("%s: tcpc port1 init failed, err=%d\n",
|
|
+ __func__, ret);
|
|
+ } else {
|
|
+ return ret;
|
|
+ }
|
|
+
|
|
+ return ret;
|
|
+}
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_USB_DWC3
|
|
+
|
|
+#define USB_PHY_CTRL0 0xF0040
|
|
+#define USB_PHY_CTRL0_REF_SSP_EN BIT(2)
|
|
+
|
|
+#define USB_PHY_CTRL1 0xF0044
|
|
+#define USB_PHY_CTRL1_RESET BIT(0)
|
|
+#define USB_PHY_CTRL1_COMMONONN BIT(1)
|
|
+#define USB_PHY_CTRL1_ATERESET BIT(3)
|
|
+#define USB_PHY_CTRL1_VDATSRCENB0 BIT(19)
|
|
+#define USB_PHY_CTRL1_VDATDETENB0 BIT(20)
|
|
+
|
|
+#define USB_PHY_CTRL2 0xF0048
|
|
+#define USB_PHY_CTRL2_TXENABLEN0 BIT(8)
|
|
+
|
|
+#define USB_PHY_CTRL6 0xF0058
|
|
+
|
|
+#define HSIO_GPR_BASE (0x32F10000U)
|
|
+#define HSIO_GPR_REG_0 (HSIO_GPR_BASE)
|
|
+#define HSIO_GPR_REG_0_USB_CLOCK_MODULE_EN_SHIFT (1)
|
|
+#define HSIO_GPR_REG_0_USB_CLOCK_MODULE_EN (0x1U << HSIO_GPR_REG_0_USB_CLOCK_MODULE_EN_SHIFT)
|
|
+
|
|
+
|
|
+static struct dwc3_device dwc3_device_data = {
|
|
+#ifdef CONFIG_SPL_BUILD
|
|
+ .maximum_speed = USB_SPEED_HIGH,
|
|
+#else
|
|
+ .maximum_speed = USB_SPEED_SUPER,
|
|
+#endif
|
|
+ .base = USB1_BASE_ADDR,
|
|
+ .dr_mode = USB_DR_MODE_PERIPHERAL,
|
|
+ .index = 0,
|
|
+ .power_down_scale = 2,
|
|
+};
|
|
+
|
|
+int usb_gadget_handle_interrupts(int index)
|
|
+{
|
|
+ dwc3_uboot_handle_interrupt(index);
|
|
+ return 0;
|
|
+}
|
|
+
|
|
+static void dwc3_nxp_usb_phy_init(struct dwc3_device *dwc3)
|
|
+{
|
|
+ u32 RegData;
|
|
+
|
|
+ /* enable usb clock via hsio gpr */
|
|
+ RegData = readl(HSIO_GPR_REG_0);
|
|
+ RegData |= HSIO_GPR_REG_0_USB_CLOCK_MODULE_EN;
|
|
+ writel(RegData, HSIO_GPR_REG_0);
|
|
+
|
|
+ /* USB3.0 PHY signal fsel for 100M ref */
|
|
+ RegData = readl(dwc3->base + USB_PHY_CTRL0);
|
|
+ RegData = (RegData & 0xfffff81f) | (0x2a<<5);
|
|
+ writel(RegData, dwc3->base + USB_PHY_CTRL0);
|
|
+
|
|
+ RegData = readl(dwc3->base + USB_PHY_CTRL6);
|
|
+ RegData &=~0x1;
|
|
+ writel(RegData, dwc3->base + USB_PHY_CTRL6);
|
|
+
|
|
+ RegData = readl(dwc3->base + USB_PHY_CTRL1);
|
|
+ RegData &= ~(USB_PHY_CTRL1_VDATSRCENB0 | USB_PHY_CTRL1_VDATDETENB0 |
|
|
+ USB_PHY_CTRL1_COMMONONN);
|
|
+ RegData |= USB_PHY_CTRL1_RESET | USB_PHY_CTRL1_ATERESET;
|
|
+ writel(RegData, dwc3->base + USB_PHY_CTRL1);
|
|
+
|
|
+ RegData = readl(dwc3->base + USB_PHY_CTRL0);
|
|
+ RegData |= USB_PHY_CTRL0_REF_SSP_EN;
|
|
+ writel(RegData, dwc3->base + USB_PHY_CTRL0);
|
|
+
|
|
+ RegData = readl(dwc3->base + USB_PHY_CTRL2);
|
|
+ RegData |= USB_PHY_CTRL2_TXENABLEN0;
|
|
+ writel(RegData, dwc3->base + USB_PHY_CTRL2);
|
|
+
|
|
+ RegData = readl(dwc3->base + USB_PHY_CTRL1);
|
|
+ RegData &= ~(USB_PHY_CTRL1_RESET | USB_PHY_CTRL1_ATERESET);
|
|
+ writel(RegData, dwc3->base + USB_PHY_CTRL1);
|
|
+}
|
|
+#endif
|
|
+
|
|
+#if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_IMX8M)
|
|
+#define USB2_PWR_EN IMX_GPIO_NR(1, 14)
|
|
+int board_usb_init(int index, enum usb_init_type init)
|
|
+{
|
|
+ int ret = 0;
|
|
+
|
|
+ if (index == 0 && init == USB_INIT_DEVICE) {
|
|
+ imx8m_usb_power(index, true);
|
|
+#ifdef CONFIG_USB_TCPC
|
|
+ ret = tcpc_setup_ufp_mode(&port1);
|
|
+ if (ret)
|
|
+ return ret;
|
|
+#endif
|
|
+ dwc3_nxp_usb_phy_init(&dwc3_device_data);
|
|
+ return dwc3_uboot_init(&dwc3_device_data);
|
|
+ } else if (index == 0 && init == USB_INIT_HOST) {
|
|
+#ifdef CONFIG_USB_TCPC
|
|
+ ret = tcpc_setup_dfp_mode(&port1);
|
|
+#endif
|
|
+ return ret;
|
|
+ }
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+
|
|
+int board_usb_cleanup(int index, enum usb_init_type init)
|
|
+{
|
|
+ int ret = 0;
|
|
+ if (index == 0 && init == USB_INIT_DEVICE) {
|
|
+ dwc3_uboot_exit(index);
|
|
+ imx8m_usb_power(index, false);
|
|
+ } else if (index == 0 && init == USB_INIT_HOST) {
|
|
+#ifdef CONFIG_USB_TCPC
|
|
+ ret = tcpc_disable_src_vbus(&port1);
|
|
+#endif
|
|
+ }
|
|
+
|
|
+ return ret;
|
|
+}
|
|
+
|
|
+#ifdef CONFIG_USB_TCPC
|
|
+/* Not used so far */
|
|
+int board_typec_get_mode(int index)
|
|
+{
|
|
+ int ret = 0;
|
|
+ enum typec_cc_polarity pol;
|
|
+ enum typec_cc_state state;
|
|
+
|
|
+ if (index == 0) {
|
|
+ tcpc_setup_ufp_mode(&port1);
|
|
+
|
|
+ ret = tcpc_get_cc_status(&port1, &pol, &state);
|
|
+ if (!ret) {
|
|
+ if (state == TYPEC_STATE_SRC_RD_RA || state == TYPEC_STATE_SRC_RD)
|
|
+ return USB_INIT_HOST;
|
|
+ }
|
|
+
|
|
+ return USB_INIT_DEVICE;
|
|
+ } else {
|
|
+ return USB_INIT_HOST;
|
|
+ }
|
|
+}
|
|
+#endif
|
|
+#endif
|
|
+
|
|
+static void setup_fec(void)
|
|
+{
|
|
+ struct iomuxc_gpr_base_regs *gpr =
|
|
+ (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
|
|
+
|
|
+ /* Enable RGMII TX clk output */
|
|
+ setbits_le32(&gpr->gpr[1], BIT(22));
|
|
+}
|
|
+
|
|
+static int setup_eqos(void)
|
|
+{
|
|
+ struct iomuxc_gpr_base_regs *gpr =
|
|
+ (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
|
|
+
|
|
+ /* set INTF as RGMII, enable RGMII TXC clock */
|
|
+ clrsetbits_le32(&gpr->gpr[1],
|
|
+ IOMUXC_GPR_GPR1_GPR_ENET_QOS_INTF_SEL_MASK, BIT(16));
|
|
+ setbits_le32(&gpr->gpr[1], BIT(19) | BIT(21));
|
|
+
|
|
+ return set_clk_eqos(ENET_125MHZ);
|
|
+}
|
|
+
|
|
+#if CONFIG_IS_ENABLED(NET)
|
|
+int board_phy_config(struct phy_device *phydev)
|
|
+{
|
|
+ if (phydev->drv->config)
|
|
+ phydev->drv->config(phydev);
|
|
+ return 0;
|
|
+}
|
|
+#endif
|
|
+
|
|
+int board_init(void)
|
|
+{
|
|
+#ifdef CONFIG_USB_TCPC
|
|
+ setup_typec();
|
|
+#endif
|
|
+
|
|
+ if (IS_ENABLED(CONFIG_FEC_MXC)) {
|
|
+ setup_fec();
|
|
+ }
|
|
+
|
|
+ if (IS_ENABLED(CONFIG_DWC_ETH_QOS)) {
|
|
+ setup_eqos();
|
|
+ }
|
|
+
|
|
+#ifdef CONFIG_NAND_MXS
|
|
+ setup_gpmi_nand();
|
|
+#endif
|
|
+
|
|
+#if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_IMX8M)
|
|
+ init_usb_clk();
|
|
+#endif
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+
|
|
+int board_late_init(void)
|
|
+{
|
|
+#ifdef CONFIG_ENV_IS_IN_MMC
|
|
+ board_late_mmc_env_init();
|
|
+#endif
|
|
+#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
|
|
+ env_set("board_name", "EVK");
|
|
+ env_set("board_rev", "iMX8MP");
|
|
+#endif
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+
|
|
+#ifdef CONFIG_ANDROID_SUPPORT
|
|
+bool is_power_key_pressed(void) {
|
|
+ return (bool)(!!(readl(SNVS_HPSR) & (0x1 << 6)));
|
|
+}
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_SPL_MMC
|
|
+#define UBOOT_RAW_SECTOR_OFFSET 0x40
|
|
+unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc)
|
|
+{
|
|
+ u32 boot_dev = spl_boot_device();
|
|
+ switch (boot_dev) {
|
|
+ case BOOT_DEVICE_MMC2:
|
|
+ return CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR - UBOOT_RAW_SECTOR_OFFSET;
|
|
+ default:
|
|
+ return CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR;
|
|
+ }
|
|
+}
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_FSL_FASTBOOT
|
|
+#ifdef CONFIG_ANDROID_RECOVERY
|
|
+int is_recovery_key_pressing(void)
|
|
+{
|
|
+ return 0; /* TODO */
|
|
+}
|
|
+#endif /* CONFIG_ANDROID_RECOVERY */
|
|
+#endif /* CONFIG_FSL_FASTBOOT */
|
|
diff --git a/board/freescale/imx8mp_olimex/lpddr4_timing.c b/board/freescale/imx8mp_olimex/lpddr4_timing.c
|
|
new file mode 100644
|
|
index 00000000000..8c5306d5d20
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/lpddr4_timing.c
|
|
@@ -0,0 +1,2048 @@
|
|
+// SPDX-License-Identifier: GPL-2.0+
|
|
+/*
|
|
+ * Copyright 2019 NXP
|
|
+ */
|
|
+
|
|
+#include <linux/kernel.h>
|
|
+#include <asm/arch/ddr.h>
|
|
+
|
|
+struct dram_cfg_param ddr_ddrc_cfg[] = {
|
|
+ /** Initialize DDRC registers **/
|
|
+ { 0x3d400304, 0x1 },
|
|
+ { 0x3d400030, 0x1 },
|
|
+ { 0x3d400000, 0xa3080020 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x3d400020, 0x223 },
|
|
+ { 0x3d400024, 0x124f800 },
|
|
+ { 0x3d400064, 0x4900a8 },
|
|
+ { 0x3d400070, 0x1027f90 },
|
|
+ { 0x3d400074, 0x790 },
|
|
+ { 0x3d4000d0, 0xc0030495 },
|
|
+ { 0x3d4000d4, 0x770000 },
|
|
+ { 0x3d4000dc, 0xc40024 },
|
|
+#else
|
|
+ { 0x3d400020, 0x1323 },
|
|
+ { 0x3d400024, 0x1e84800 },
|
|
+ { 0x3d400064, 0x7a017c },
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+ { 0x3d400070, 0x1027f54 },
|
|
+#else
|
|
+ { 0x3d400070, 0x1027f10 },
|
|
+#endif
|
|
+ { 0x3d400074, 0x7b0 },
|
|
+ { 0x3d4000d0, 0xc00307a3 },
|
|
+ { 0x3d4000d4, 0xc50000 },
|
|
+ { 0x3d4000dc, 0xf4003f },
|
|
+#endif
|
|
+ { 0x3d4000e0, 0x330000 },
|
|
+ { 0x3d4000e8, 0x660048 },
|
|
+ { 0x3d4000ec, 0x160048 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x3d400100, 0x1618141a },
|
|
+ { 0x3d400104, 0x504a6 },
|
|
+ { 0x3d40010c, 0x909000 },
|
|
+ { 0x3d400110, 0xb04060b },
|
|
+ { 0x3d400114, 0x2030909 },
|
|
+ { 0x3d400118, 0x1010006 },
|
|
+ { 0x3d40011c, 0x301 },
|
|
+ { 0x3d400130, 0x20500 },
|
|
+ { 0x3d400134, 0xb100002 },
|
|
+ { 0x3d400138, 0xad },
|
|
+ { 0x3d400144, 0x78003c },
|
|
+ { 0x3d400180, 0x2580012 },
|
|
+ { 0x3d400184, 0x1e0493e },
|
|
+ { 0x3d400188, 0x0 },
|
|
+ { 0x3d400190, 0x4938208 },
|
|
+ { 0x3d400194, 0x80303 },
|
|
+ { 0x3d4001b4, 0x1308 },
|
|
+#else
|
|
+ { 0x3d400100, 0x2028222a },
|
|
+ { 0x3d400104, 0x807bf },
|
|
+ { 0x3d40010c, 0xe0e000 },
|
|
+ { 0x3d400110, 0x12040a12 },
|
|
+ { 0x3d400114, 0x2050f0f },
|
|
+ { 0x3d400118, 0x1010009 },
|
|
+ { 0x3d40011c, 0x501 },
|
|
+ { 0x3d400130, 0x20800 },
|
|
+ { 0x3d400134, 0xe100002 },
|
|
+ { 0x3d400138, 0x184 },
|
|
+ { 0x3d400144, 0xc80064 },
|
|
+ { 0x3d400180, 0x3e8001e },
|
|
+ { 0x3d400184, 0x3207a12 },
|
|
+ { 0x3d400188, 0x0 },
|
|
+ { 0x3d400190, 0x49f820e },
|
|
+ { 0x3d400194, 0x80303 },
|
|
+ { 0x3d4001b4, 0x1f0e },
|
|
+#endif
|
|
+ { 0x3d4001a0, 0xe0400018 },
|
|
+ { 0x3d4001a4, 0xdf00e4 },
|
|
+ { 0x3d4001a8, 0x80000000 },
|
|
+ { 0x3d4001b0, 0x11 },
|
|
+ { 0x3d4001c0, 0x1 },
|
|
+ { 0x3d4001c4, 0x1 },
|
|
+ { 0x3d4000f4, 0xc99 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x3d400108, 0x60c1514 },
|
|
+ { 0x3d400200, 0x16 },
|
|
+ { 0x3d40020c, 0x0 },
|
|
+ { 0x3d400210, 0x1f1f },
|
|
+ { 0x3d400204, 0x80808 },
|
|
+ { 0x3d400214, 0x7070707 },
|
|
+ { 0x3d400218, 0x68070707 },
|
|
+ { 0x3d40021c, 0xf08 },
|
|
+ { 0x3d400250, 0x1f05 },
|
|
+ { 0x3d400254, 0x1f },
|
|
+ { 0x3d400264, 0x90003ff },
|
|
+ { 0x3d40026c, 0x20003ff },
|
|
+ { 0x3d400400, 0x111 },
|
|
+ { 0x3d400408, 0x72ff },
|
|
+ { 0x3d400494, 0x1000e00 },
|
|
+ { 0x3d400498, 0x3ff0000 },
|
|
+ { 0x3d40049c, 0x1000e00 },
|
|
+ { 0x3d4004a0, 0x3ff0000 },
|
|
+ { 0x3d402020, 0x21 },
|
|
+ { 0x3d402024, 0x30d400 },
|
|
+ { 0x3d402050, 0x20d000 },
|
|
+ { 0x3d402064, 0xc001c },
|
|
+#else
|
|
+ { 0x3d400108, 0x9121c1c },
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+ { 0x3d400200, 0x13 },
|
|
+ { 0x3d40020c, 0x13131300 },
|
|
+ { 0x3d400210, 0x1f1f },
|
|
+ { 0x3d400204, 0x50505 },
|
|
+ { 0x3d400214, 0x4040404 },
|
|
+ { 0x3d400218, 0x68040404 },
|
|
+#else
|
|
+ { 0x3d400200, 0x16 },
|
|
+ { 0x3d40020c, 0x0 },
|
|
+ { 0x3d400210, 0x1f1f },
|
|
+ { 0x3d400204, 0x80808 },
|
|
+ { 0x3d400214, 0x7070707 },
|
|
+ { 0x3d400218, 0x68070707 },
|
|
+#endif
|
|
+ { 0x3d40021c, 0xf08 },
|
|
+ { 0x3d400250, 0x1705 },
|
|
+ { 0x3d400254, 0x2c },
|
|
+ { 0x3d40025c, 0x4000030 },
|
|
+ { 0x3d400264, 0x900093e7 },
|
|
+ { 0x3d40026c, 0x2005574 },
|
|
+ { 0x3d400400, 0x111 },
|
|
+ { 0x3d400404, 0x72ff },
|
|
+ { 0x3d400408, 0x72ff },
|
|
+ { 0x3d400494, 0x2100e07 },
|
|
+ { 0x3d400498, 0x620096 },
|
|
+ { 0x3d40049c, 0x1100e07 },
|
|
+ { 0x3d4004a0, 0xc8012c },
|
|
+ { 0x3d402020, 0x1021 },
|
|
+ { 0x3d402024, 0x30d400 },
|
|
+ { 0x3d402050, 0x20d000 },
|
|
+ { 0x3d402064, 0xc0026 },
|
|
+#endif
|
|
+ { 0x3d4020dc, 0x840000 },
|
|
+ { 0x3d4020e0, 0x330000 },
|
|
+ { 0x3d4020e8, 0x660048 },
|
|
+ { 0x3d4020ec, 0x160048 },
|
|
+ { 0x3d402100, 0xa040305 },
|
|
+ { 0x3d402104, 0x30407 },
|
|
+ { 0x3d402108, 0x203060b },
|
|
+ { 0x3d40210c, 0x505000 },
|
|
+ { 0x3d402110, 0x2040202 },
|
|
+ { 0x3d402114, 0x2030202 },
|
|
+ { 0x3d402118, 0x1010004 },
|
|
+ { 0x3d40211c, 0x301 },
|
|
+ { 0x3d402130, 0x20300 },
|
|
+ { 0x3d402134, 0xa100002 },
|
|
+ { 0x3d402138, 0x27 },
|
|
+ { 0x3d402144, 0x14000a },
|
|
+ { 0x3d402180, 0x640004 },
|
|
+ { 0x3d402190, 0x3818200 },
|
|
+ { 0x3d402194, 0x80303 },
|
|
+ { 0x3d4021b4, 0x100 },
|
|
+ { 0x3d4020f4, 0xc99 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x3d403020, 0x21 },
|
|
+ { 0x3d403024, 0xc3500 },
|
|
+ { 0x3d403050, 0x20d000 },
|
|
+ { 0x3d403064, 0x30007 },
|
|
+#else
|
|
+ { 0x3d403020, 0x1021 },
|
|
+ { 0x3d403024, 0xc3500 },
|
|
+ { 0x3d403050, 0x20d000 },
|
|
+ { 0x3d403064, 0x3000a },
|
|
+#endif
|
|
+ { 0x3d4030dc, 0x840000 },
|
|
+ { 0x3d4030e0, 0x330000 },
|
|
+ { 0x3d4030e8, 0x660048 },
|
|
+ { 0x3d4030ec, 0x160048 },
|
|
+ { 0x3d403100, 0xa010102 },
|
|
+ { 0x3d403104, 0x30404 },
|
|
+ { 0x3d403108, 0x203060b },
|
|
+ { 0x3d40310c, 0x505000 },
|
|
+ { 0x3d403110, 0x2040202 },
|
|
+ { 0x3d403114, 0x2030202 },
|
|
+ { 0x3d403118, 0x1010004 },
|
|
+ { 0x3d40311c, 0x301 },
|
|
+ { 0x3d403130, 0x20300 },
|
|
+ { 0x3d403134, 0xa100002 },
|
|
+ { 0x3d403138, 0xa },
|
|
+ { 0x3d403144, 0x50003 },
|
|
+ { 0x3d403180, 0x190004 },
|
|
+ { 0x3d403190, 0x3818200 },
|
|
+ { 0x3d403194, 0x80303 },
|
|
+ { 0x3d4031b4, 0x100 },
|
|
+ { 0x3d4030f4, 0xc99 },
|
|
+ { 0x3d400028, 0x0 },
|
|
+};
|
|
+
|
|
+/* PHY Initialize Configuration */
|
|
+struct dram_cfg_param ddr_ddrphy_cfg[] = {
|
|
+ { 0x100a0, 0x0 },
|
|
+ { 0x100a1, 0x1 },
|
|
+ { 0x100a2, 0x2 },
|
|
+ { 0x100a3, 0x3 },
|
|
+ { 0x100a4, 0x4 },
|
|
+ { 0x100a5, 0x5 },
|
|
+ { 0x100a6, 0x6 },
|
|
+ { 0x100a7, 0x7 },
|
|
+ { 0x110a0, 0x0 },
|
|
+ { 0x110a1, 0x1 },
|
|
+ { 0x110a2, 0x3 },
|
|
+ { 0x110a3, 0x4 },
|
|
+ { 0x110a4, 0x5 },
|
|
+ { 0x110a5, 0x2 },
|
|
+ { 0x110a6, 0x7 },
|
|
+ { 0x110a7, 0x6 },
|
|
+ { 0x120a0, 0x0 },
|
|
+ { 0x120a1, 0x1 },
|
|
+ { 0x120a2, 0x3 },
|
|
+ { 0x120a3, 0x2 },
|
|
+ { 0x120a4, 0x5 },
|
|
+ { 0x120a5, 0x4 },
|
|
+ { 0x120a6, 0x7 },
|
|
+ { 0x120a7, 0x6 },
|
|
+ { 0x130a0, 0x0 },
|
|
+ { 0x130a1, 0x1 },
|
|
+ { 0x130a2, 0x2 },
|
|
+ { 0x130a3, 0x3 },
|
|
+ { 0x130a4, 0x4 },
|
|
+ { 0x130a5, 0x5 },
|
|
+ { 0x130a6, 0x6 },
|
|
+ { 0x130a7, 0x7 },
|
|
+ { 0x1005f, 0x1ff },
|
|
+ { 0x1015f, 0x1ff },
|
|
+ { 0x1105f, 0x1ff },
|
|
+ { 0x1115f, 0x1ff },
|
|
+ { 0x1205f, 0x1ff },
|
|
+ { 0x1215f, 0x1ff },
|
|
+ { 0x1305f, 0x1ff },
|
|
+ { 0x1315f, 0x1ff },
|
|
+ { 0x11005f, 0x1ff },
|
|
+ { 0x11015f, 0x1ff },
|
|
+ { 0x11105f, 0x1ff },
|
|
+ { 0x11115f, 0x1ff },
|
|
+ { 0x11205f, 0x1ff },
|
|
+ { 0x11215f, 0x1ff },
|
|
+ { 0x11305f, 0x1ff },
|
|
+ { 0x11315f, 0x1ff },
|
|
+ { 0x21005f, 0x1ff },
|
|
+ { 0x21015f, 0x1ff },
|
|
+ { 0x21105f, 0x1ff },
|
|
+ { 0x21115f, 0x1ff },
|
|
+ { 0x21205f, 0x1ff },
|
|
+ { 0x21215f, 0x1ff },
|
|
+ { 0x21305f, 0x1ff },
|
|
+ { 0x21315f, 0x1ff },
|
|
+ { 0x55, 0x1ff },
|
|
+ { 0x1055, 0x1ff },
|
|
+ { 0x2055, 0x1ff },
|
|
+ { 0x3055, 0x1ff },
|
|
+ { 0x4055, 0x1ff },
|
|
+ { 0x5055, 0x1ff },
|
|
+ { 0x6055, 0x1ff },
|
|
+ { 0x7055, 0x1ff },
|
|
+ { 0x8055, 0x1ff },
|
|
+ { 0x9055, 0x1ff },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x200c5, 0xa },
|
|
+#else
|
|
+ { 0x200c5, 0x18 },
|
|
+#endif
|
|
+ { 0x1200c5, 0x7 },
|
|
+ { 0x2200c5, 0x7 },
|
|
+ { 0x2002e, 0x2 },
|
|
+ { 0x12002e, 0x2 },
|
|
+ { 0x22002e, 0x2 },
|
|
+ { 0x90204, 0x0 },
|
|
+ { 0x190204, 0x0 },
|
|
+ { 0x290204, 0x0 },
|
|
+ { 0x20024, 0x1e3 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x120024, 0x1e3 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x220024, 0x1e3 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x20056, 0x3 },
|
|
+ { 0x120056, 0x3 },
|
|
+ { 0x220056, 0x3 },
|
|
+ { 0x1004d, 0xe00 },
|
|
+ { 0x1014d, 0xe00 },
|
|
+ { 0x1104d, 0xe00 },
|
|
+ { 0x1114d, 0xe00 },
|
|
+ { 0x1204d, 0xe00 },
|
|
+ { 0x1214d, 0xe00 },
|
|
+ { 0x1304d, 0xe00 },
|
|
+ { 0x1314d, 0xe00 },
|
|
+ { 0x11004d, 0xe00 },
|
|
+ { 0x11014d, 0xe00 },
|
|
+ { 0x11104d, 0xe00 },
|
|
+ { 0x11114d, 0xe00 },
|
|
+ { 0x11204d, 0xe00 },
|
|
+ { 0x11214d, 0xe00 },
|
|
+ { 0x11304d, 0xe00 },
|
|
+ { 0x11314d, 0xe00 },
|
|
+ { 0x21004d, 0xe00 },
|
|
+ { 0x21014d, 0xe00 },
|
|
+ { 0x21104d, 0xe00 },
|
|
+ { 0x21114d, 0xe00 },
|
|
+ { 0x21204d, 0xe00 },
|
|
+ { 0x21214d, 0xe00 },
|
|
+ { 0x21304d, 0xe00 },
|
|
+ { 0x21314d, 0xe00 },
|
|
+ { 0x10049, 0xeba },
|
|
+ { 0x10149, 0xeba },
|
|
+ { 0x11049, 0xeba },
|
|
+ { 0x11149, 0xeba },
|
|
+ { 0x12049, 0xeba },
|
|
+ { 0x12149, 0xeba },
|
|
+ { 0x13049, 0xeba },
|
|
+ { 0x13149, 0xeba },
|
|
+ { 0x110049, 0xeba },
|
|
+ { 0x110149, 0xeba },
|
|
+ { 0x111049, 0xeba },
|
|
+ { 0x111149, 0xeba },
|
|
+ { 0x112049, 0xeba },
|
|
+ { 0x112149, 0xeba },
|
|
+ { 0x113049, 0xeba },
|
|
+ { 0x113149, 0xeba },
|
|
+ { 0x210049, 0xeba },
|
|
+ { 0x210149, 0xeba },
|
|
+ { 0x211049, 0xeba },
|
|
+ { 0x211149, 0xeba },
|
|
+ { 0x212049, 0xeba },
|
|
+ { 0x212149, 0xeba },
|
|
+ { 0x213049, 0xeba },
|
|
+ { 0x213149, 0xeba },
|
|
+ { 0x43, 0x63 },
|
|
+ { 0x1043, 0x63 },
|
|
+ { 0x2043, 0x63 },
|
|
+ { 0x3043, 0x63 },
|
|
+ { 0x4043, 0x63 },
|
|
+ { 0x5043, 0x63 },
|
|
+ { 0x6043, 0x63 },
|
|
+ { 0x7043, 0x63 },
|
|
+ { 0x8043, 0x63 },
|
|
+ { 0x9043, 0x63 },
|
|
+ { 0x20018, 0x3 },
|
|
+ { 0x20075, 0x4 },
|
|
+ { 0x20050, 0x0 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x20008, 0x258 },
|
|
+#else
|
|
+ { 0x20008, 0x3e8 },
|
|
+#endif
|
|
+ { 0x120008, 0x64 },
|
|
+ { 0x220008, 0x19 },
|
|
+ { 0x20088, 0x9 },
|
|
+ { 0x200b2, 0x104 },
|
|
+ { 0x10043, 0x5a1 },
|
|
+ { 0x10143, 0x5a1 },
|
|
+ { 0x11043, 0x5a1 },
|
|
+ { 0x11143, 0x5a1 },
|
|
+ { 0x12043, 0x5a1 },
|
|
+ { 0x12143, 0x5a1 },
|
|
+ { 0x13043, 0x5a1 },
|
|
+ { 0x13143, 0x5a1 },
|
|
+ { 0x1200b2, 0x104 },
|
|
+ { 0x110043, 0x5a1 },
|
|
+ { 0x110143, 0x5a1 },
|
|
+ { 0x111043, 0x5a1 },
|
|
+ { 0x111143, 0x5a1 },
|
|
+ { 0x112043, 0x5a1 },
|
|
+ { 0x112143, 0x5a1 },
|
|
+ { 0x113043, 0x5a1 },
|
|
+ { 0x113143, 0x5a1 },
|
|
+ { 0x2200b2, 0x104 },
|
|
+ { 0x210043, 0x5a1 },
|
|
+ { 0x210143, 0x5a1 },
|
|
+ { 0x211043, 0x5a1 },
|
|
+ { 0x211143, 0x5a1 },
|
|
+ { 0x212043, 0x5a1 },
|
|
+ { 0x212143, 0x5a1 },
|
|
+ { 0x213043, 0x5a1 },
|
|
+ { 0x213143, 0x5a1 },
|
|
+ { 0x200fa, 0x1 },
|
|
+ { 0x1200fa, 0x1 },
|
|
+ { 0x2200fa, 0x1 },
|
|
+ { 0x20019, 0x1 },
|
|
+ { 0x120019, 0x1 },
|
|
+ { 0x220019, 0x1 },
|
|
+ { 0x200f0, 0x660 },
|
|
+ { 0x200f1, 0x0 },
|
|
+ { 0x200f2, 0x4444 },
|
|
+ { 0x200f3, 0x8888 },
|
|
+ { 0x200f4, 0x5665 },
|
|
+ { 0x200f5, 0x0 },
|
|
+ { 0x200f6, 0x0 },
|
|
+ { 0x200f7, 0xf000 },
|
|
+ { 0x20025, 0x0 },
|
|
+ { 0x2002d, 0x0 },
|
|
+ { 0x12002d, 0x0 },
|
|
+ { 0x22002d, 0x0 },
|
|
+ { 0x2007d, 0x212 },
|
|
+ { 0x12007d, 0x212 },
|
|
+ { 0x22007d, 0x212 },
|
|
+ { 0x2007c, 0x61 },
|
|
+ { 0x12007c, 0x61 },
|
|
+ { 0x22007c, 0x61 },
|
|
+ { 0x1004a, 0x500 },
|
|
+ { 0x1104a, 0x500 },
|
|
+ { 0x1204a, 0x500 },
|
|
+ { 0x1304a, 0x500 },
|
|
+ { 0x2002c, 0x0 },
|
|
+};
|
|
+
|
|
+/* ddr phy trained csr */
|
|
+struct dram_cfg_param ddr_ddrphy_trained_csr[] = {
|
|
+ { 0x200b2, 0x0 },
|
|
+ { 0x1200b2, 0x0 },
|
|
+ { 0x2200b2, 0x0 },
|
|
+ { 0x200cb, 0x0 },
|
|
+ { 0x10043, 0x0 },
|
|
+ { 0x110043, 0x0 },
|
|
+ { 0x210043, 0x0 },
|
|
+ { 0x10143, 0x0 },
|
|
+ { 0x110143, 0x0 },
|
|
+ { 0x210143, 0x0 },
|
|
+ { 0x11043, 0x0 },
|
|
+ { 0x111043, 0x0 },
|
|
+ { 0x211043, 0x0 },
|
|
+ { 0x11143, 0x0 },
|
|
+ { 0x111143, 0x0 },
|
|
+ { 0x211143, 0x0 },
|
|
+ { 0x12043, 0x0 },
|
|
+ { 0x112043, 0x0 },
|
|
+ { 0x212043, 0x0 },
|
|
+ { 0x12143, 0x0 },
|
|
+ { 0x112143, 0x0 },
|
|
+ { 0x212143, 0x0 },
|
|
+ { 0x13043, 0x0 },
|
|
+ { 0x113043, 0x0 },
|
|
+ { 0x213043, 0x0 },
|
|
+ { 0x13143, 0x0 },
|
|
+ { 0x113143, 0x0 },
|
|
+ { 0x213143, 0x0 },
|
|
+ { 0x80, 0x0 },
|
|
+ { 0x100080, 0x0 },
|
|
+ { 0x200080, 0x0 },
|
|
+ { 0x1080, 0x0 },
|
|
+ { 0x101080, 0x0 },
|
|
+ { 0x201080, 0x0 },
|
|
+ { 0x2080, 0x0 },
|
|
+ { 0x102080, 0x0 },
|
|
+ { 0x202080, 0x0 },
|
|
+ { 0x3080, 0x0 },
|
|
+ { 0x103080, 0x0 },
|
|
+ { 0x203080, 0x0 },
|
|
+ { 0x4080, 0x0 },
|
|
+ { 0x104080, 0x0 },
|
|
+ { 0x204080, 0x0 },
|
|
+ { 0x5080, 0x0 },
|
|
+ { 0x105080, 0x0 },
|
|
+ { 0x205080, 0x0 },
|
|
+ { 0x6080, 0x0 },
|
|
+ { 0x106080, 0x0 },
|
|
+ { 0x206080, 0x0 },
|
|
+ { 0x7080, 0x0 },
|
|
+ { 0x107080, 0x0 },
|
|
+ { 0x207080, 0x0 },
|
|
+ { 0x8080, 0x0 },
|
|
+ { 0x108080, 0x0 },
|
|
+ { 0x208080, 0x0 },
|
|
+ { 0x9080, 0x0 },
|
|
+ { 0x109080, 0x0 },
|
|
+ { 0x209080, 0x0 },
|
|
+ { 0x10080, 0x0 },
|
|
+ { 0x110080, 0x0 },
|
|
+ { 0x210080, 0x0 },
|
|
+ { 0x10180, 0x0 },
|
|
+ { 0x110180, 0x0 },
|
|
+ { 0x210180, 0x0 },
|
|
+ { 0x11080, 0x0 },
|
|
+ { 0x111080, 0x0 },
|
|
+ { 0x211080, 0x0 },
|
|
+ { 0x11180, 0x0 },
|
|
+ { 0x111180, 0x0 },
|
|
+ { 0x211180, 0x0 },
|
|
+ { 0x12080, 0x0 },
|
|
+ { 0x112080, 0x0 },
|
|
+ { 0x212080, 0x0 },
|
|
+ { 0x12180, 0x0 },
|
|
+ { 0x112180, 0x0 },
|
|
+ { 0x212180, 0x0 },
|
|
+ { 0x13080, 0x0 },
|
|
+ { 0x113080, 0x0 },
|
|
+ { 0x213080, 0x0 },
|
|
+ { 0x13180, 0x0 },
|
|
+ { 0x113180, 0x0 },
|
|
+ { 0x213180, 0x0 },
|
|
+ { 0x10081, 0x0 },
|
|
+ { 0x110081, 0x0 },
|
|
+ { 0x210081, 0x0 },
|
|
+ { 0x10181, 0x0 },
|
|
+ { 0x110181, 0x0 },
|
|
+ { 0x210181, 0x0 },
|
|
+ { 0x11081, 0x0 },
|
|
+ { 0x111081, 0x0 },
|
|
+ { 0x211081, 0x0 },
|
|
+ { 0x11181, 0x0 },
|
|
+ { 0x111181, 0x0 },
|
|
+ { 0x211181, 0x0 },
|
|
+ { 0x12081, 0x0 },
|
|
+ { 0x112081, 0x0 },
|
|
+ { 0x212081, 0x0 },
|
|
+ { 0x12181, 0x0 },
|
|
+ { 0x112181, 0x0 },
|
|
+ { 0x212181, 0x0 },
|
|
+ { 0x13081, 0x0 },
|
|
+ { 0x113081, 0x0 },
|
|
+ { 0x213081, 0x0 },
|
|
+ { 0x13181, 0x0 },
|
|
+ { 0x113181, 0x0 },
|
|
+ { 0x213181, 0x0 },
|
|
+ { 0x100d0, 0x0 },
|
|
+ { 0x1100d0, 0x0 },
|
|
+ { 0x2100d0, 0x0 },
|
|
+ { 0x101d0, 0x0 },
|
|
+ { 0x1101d0, 0x0 },
|
|
+ { 0x2101d0, 0x0 },
|
|
+ { 0x110d0, 0x0 },
|
|
+ { 0x1110d0, 0x0 },
|
|
+ { 0x2110d0, 0x0 },
|
|
+ { 0x111d0, 0x0 },
|
|
+ { 0x1111d0, 0x0 },
|
|
+ { 0x2111d0, 0x0 },
|
|
+ { 0x120d0, 0x0 },
|
|
+ { 0x1120d0, 0x0 },
|
|
+ { 0x2120d0, 0x0 },
|
|
+ { 0x121d0, 0x0 },
|
|
+ { 0x1121d0, 0x0 },
|
|
+ { 0x2121d0, 0x0 },
|
|
+ { 0x130d0, 0x0 },
|
|
+ { 0x1130d0, 0x0 },
|
|
+ { 0x2130d0, 0x0 },
|
|
+ { 0x131d0, 0x0 },
|
|
+ { 0x1131d0, 0x0 },
|
|
+ { 0x2131d0, 0x0 },
|
|
+ { 0x100d1, 0x0 },
|
|
+ { 0x1100d1, 0x0 },
|
|
+ { 0x2100d1, 0x0 },
|
|
+ { 0x101d1, 0x0 },
|
|
+ { 0x1101d1, 0x0 },
|
|
+ { 0x2101d1, 0x0 },
|
|
+ { 0x110d1, 0x0 },
|
|
+ { 0x1110d1, 0x0 },
|
|
+ { 0x2110d1, 0x0 },
|
|
+ { 0x111d1, 0x0 },
|
|
+ { 0x1111d1, 0x0 },
|
|
+ { 0x2111d1, 0x0 },
|
|
+ { 0x120d1, 0x0 },
|
|
+ { 0x1120d1, 0x0 },
|
|
+ { 0x2120d1, 0x0 },
|
|
+ { 0x121d1, 0x0 },
|
|
+ { 0x1121d1, 0x0 },
|
|
+ { 0x2121d1, 0x0 },
|
|
+ { 0x130d1, 0x0 },
|
|
+ { 0x1130d1, 0x0 },
|
|
+ { 0x2130d1, 0x0 },
|
|
+ { 0x131d1, 0x0 },
|
|
+ { 0x1131d1, 0x0 },
|
|
+ { 0x2131d1, 0x0 },
|
|
+ { 0x10068, 0x0 },
|
|
+ { 0x10168, 0x0 },
|
|
+ { 0x10268, 0x0 },
|
|
+ { 0x10368, 0x0 },
|
|
+ { 0x10468, 0x0 },
|
|
+ { 0x10568, 0x0 },
|
|
+ { 0x10668, 0x0 },
|
|
+ { 0x10768, 0x0 },
|
|
+ { 0x10868, 0x0 },
|
|
+ { 0x11068, 0x0 },
|
|
+ { 0x11168, 0x0 },
|
|
+ { 0x11268, 0x0 },
|
|
+ { 0x11368, 0x0 },
|
|
+ { 0x11468, 0x0 },
|
|
+ { 0x11568, 0x0 },
|
|
+ { 0x11668, 0x0 },
|
|
+ { 0x11768, 0x0 },
|
|
+ { 0x11868, 0x0 },
|
|
+ { 0x12068, 0x0 },
|
|
+ { 0x12168, 0x0 },
|
|
+ { 0x12268, 0x0 },
|
|
+ { 0x12368, 0x0 },
|
|
+ { 0x12468, 0x0 },
|
|
+ { 0x12568, 0x0 },
|
|
+ { 0x12668, 0x0 },
|
|
+ { 0x12768, 0x0 },
|
|
+ { 0x12868, 0x0 },
|
|
+ { 0x13068, 0x0 },
|
|
+ { 0x13168, 0x0 },
|
|
+ { 0x13268, 0x0 },
|
|
+ { 0x13368, 0x0 },
|
|
+ { 0x13468, 0x0 },
|
|
+ { 0x13568, 0x0 },
|
|
+ { 0x13668, 0x0 },
|
|
+ { 0x13768, 0x0 },
|
|
+ { 0x13868, 0x0 },
|
|
+ { 0x10069, 0x0 },
|
|
+ { 0x10169, 0x0 },
|
|
+ { 0x10269, 0x0 },
|
|
+ { 0x10369, 0x0 },
|
|
+ { 0x10469, 0x0 },
|
|
+ { 0x10569, 0x0 },
|
|
+ { 0x10669, 0x0 },
|
|
+ { 0x10769, 0x0 },
|
|
+ { 0x10869, 0x0 },
|
|
+ { 0x11069, 0x0 },
|
|
+ { 0x11169, 0x0 },
|
|
+ { 0x11269, 0x0 },
|
|
+ { 0x11369, 0x0 },
|
|
+ { 0x11469, 0x0 },
|
|
+ { 0x11569, 0x0 },
|
|
+ { 0x11669, 0x0 },
|
|
+ { 0x11769, 0x0 },
|
|
+ { 0x11869, 0x0 },
|
|
+ { 0x12069, 0x0 },
|
|
+ { 0x12169, 0x0 },
|
|
+ { 0x12269, 0x0 },
|
|
+ { 0x12369, 0x0 },
|
|
+ { 0x12469, 0x0 },
|
|
+ { 0x12569, 0x0 },
|
|
+ { 0x12669, 0x0 },
|
|
+ { 0x12769, 0x0 },
|
|
+ { 0x12869, 0x0 },
|
|
+ { 0x13069, 0x0 },
|
|
+ { 0x13169, 0x0 },
|
|
+ { 0x13269, 0x0 },
|
|
+ { 0x13369, 0x0 },
|
|
+ { 0x13469, 0x0 },
|
|
+ { 0x13569, 0x0 },
|
|
+ { 0x13669, 0x0 },
|
|
+ { 0x13769, 0x0 },
|
|
+ { 0x13869, 0x0 },
|
|
+ { 0x1008c, 0x0 },
|
|
+ { 0x11008c, 0x0 },
|
|
+ { 0x21008c, 0x0 },
|
|
+ { 0x1018c, 0x0 },
|
|
+ { 0x11018c, 0x0 },
|
|
+ { 0x21018c, 0x0 },
|
|
+ { 0x1108c, 0x0 },
|
|
+ { 0x11108c, 0x0 },
|
|
+ { 0x21108c, 0x0 },
|
|
+ { 0x1118c, 0x0 },
|
|
+ { 0x11118c, 0x0 },
|
|
+ { 0x21118c, 0x0 },
|
|
+ { 0x1208c, 0x0 },
|
|
+ { 0x11208c, 0x0 },
|
|
+ { 0x21208c, 0x0 },
|
|
+ { 0x1218c, 0x0 },
|
|
+ { 0x11218c, 0x0 },
|
|
+ { 0x21218c, 0x0 },
|
|
+ { 0x1308c, 0x0 },
|
|
+ { 0x11308c, 0x0 },
|
|
+ { 0x21308c, 0x0 },
|
|
+ { 0x1318c, 0x0 },
|
|
+ { 0x11318c, 0x0 },
|
|
+ { 0x21318c, 0x0 },
|
|
+ { 0x1008d, 0x0 },
|
|
+ { 0x11008d, 0x0 },
|
|
+ { 0x21008d, 0x0 },
|
|
+ { 0x1018d, 0x0 },
|
|
+ { 0x11018d, 0x0 },
|
|
+ { 0x21018d, 0x0 },
|
|
+ { 0x1108d, 0x0 },
|
|
+ { 0x11108d, 0x0 },
|
|
+ { 0x21108d, 0x0 },
|
|
+ { 0x1118d, 0x0 },
|
|
+ { 0x11118d, 0x0 },
|
|
+ { 0x21118d, 0x0 },
|
|
+ { 0x1208d, 0x0 },
|
|
+ { 0x11208d, 0x0 },
|
|
+ { 0x21208d, 0x0 },
|
|
+ { 0x1218d, 0x0 },
|
|
+ { 0x11218d, 0x0 },
|
|
+ { 0x21218d, 0x0 },
|
|
+ { 0x1308d, 0x0 },
|
|
+ { 0x11308d, 0x0 },
|
|
+ { 0x21308d, 0x0 },
|
|
+ { 0x1318d, 0x0 },
|
|
+ { 0x11318d, 0x0 },
|
|
+ { 0x21318d, 0x0 },
|
|
+ { 0x100c0, 0x0 },
|
|
+ { 0x1100c0, 0x0 },
|
|
+ { 0x2100c0, 0x0 },
|
|
+ { 0x101c0, 0x0 },
|
|
+ { 0x1101c0, 0x0 },
|
|
+ { 0x2101c0, 0x0 },
|
|
+ { 0x102c0, 0x0 },
|
|
+ { 0x1102c0, 0x0 },
|
|
+ { 0x2102c0, 0x0 },
|
|
+ { 0x103c0, 0x0 },
|
|
+ { 0x1103c0, 0x0 },
|
|
+ { 0x2103c0, 0x0 },
|
|
+ { 0x104c0, 0x0 },
|
|
+ { 0x1104c0, 0x0 },
|
|
+ { 0x2104c0, 0x0 },
|
|
+ { 0x105c0, 0x0 },
|
|
+ { 0x1105c0, 0x0 },
|
|
+ { 0x2105c0, 0x0 },
|
|
+ { 0x106c0, 0x0 },
|
|
+ { 0x1106c0, 0x0 },
|
|
+ { 0x2106c0, 0x0 },
|
|
+ { 0x107c0, 0x0 },
|
|
+ { 0x1107c0, 0x0 },
|
|
+ { 0x2107c0, 0x0 },
|
|
+ { 0x108c0, 0x0 },
|
|
+ { 0x1108c0, 0x0 },
|
|
+ { 0x2108c0, 0x0 },
|
|
+ { 0x110c0, 0x0 },
|
|
+ { 0x1110c0, 0x0 },
|
|
+ { 0x2110c0, 0x0 },
|
|
+ { 0x111c0, 0x0 },
|
|
+ { 0x1111c0, 0x0 },
|
|
+ { 0x2111c0, 0x0 },
|
|
+ { 0x112c0, 0x0 },
|
|
+ { 0x1112c0, 0x0 },
|
|
+ { 0x2112c0, 0x0 },
|
|
+ { 0x113c0, 0x0 },
|
|
+ { 0x1113c0, 0x0 },
|
|
+ { 0x2113c0, 0x0 },
|
|
+ { 0x114c0, 0x0 },
|
|
+ { 0x1114c0, 0x0 },
|
|
+ { 0x2114c0, 0x0 },
|
|
+ { 0x115c0, 0x0 },
|
|
+ { 0x1115c0, 0x0 },
|
|
+ { 0x2115c0, 0x0 },
|
|
+ { 0x116c0, 0x0 },
|
|
+ { 0x1116c0, 0x0 },
|
|
+ { 0x2116c0, 0x0 },
|
|
+ { 0x117c0, 0x0 },
|
|
+ { 0x1117c0, 0x0 },
|
|
+ { 0x2117c0, 0x0 },
|
|
+ { 0x118c0, 0x0 },
|
|
+ { 0x1118c0, 0x0 },
|
|
+ { 0x2118c0, 0x0 },
|
|
+ { 0x120c0, 0x0 },
|
|
+ { 0x1120c0, 0x0 },
|
|
+ { 0x2120c0, 0x0 },
|
|
+ { 0x121c0, 0x0 },
|
|
+ { 0x1121c0, 0x0 },
|
|
+ { 0x2121c0, 0x0 },
|
|
+ { 0x122c0, 0x0 },
|
|
+ { 0x1122c0, 0x0 },
|
|
+ { 0x2122c0, 0x0 },
|
|
+ { 0x123c0, 0x0 },
|
|
+ { 0x1123c0, 0x0 },
|
|
+ { 0x2123c0, 0x0 },
|
|
+ { 0x124c0, 0x0 },
|
|
+ { 0x1124c0, 0x0 },
|
|
+ { 0x2124c0, 0x0 },
|
|
+ { 0x125c0, 0x0 },
|
|
+ { 0x1125c0, 0x0 },
|
|
+ { 0x2125c0, 0x0 },
|
|
+ { 0x126c0, 0x0 },
|
|
+ { 0x1126c0, 0x0 },
|
|
+ { 0x2126c0, 0x0 },
|
|
+ { 0x127c0, 0x0 },
|
|
+ { 0x1127c0, 0x0 },
|
|
+ { 0x2127c0, 0x0 },
|
|
+ { 0x128c0, 0x0 },
|
|
+ { 0x1128c0, 0x0 },
|
|
+ { 0x2128c0, 0x0 },
|
|
+ { 0x130c0, 0x0 },
|
|
+ { 0x1130c0, 0x0 },
|
|
+ { 0x2130c0, 0x0 },
|
|
+ { 0x131c0, 0x0 },
|
|
+ { 0x1131c0, 0x0 },
|
|
+ { 0x2131c0, 0x0 },
|
|
+ { 0x132c0, 0x0 },
|
|
+ { 0x1132c0, 0x0 },
|
|
+ { 0x2132c0, 0x0 },
|
|
+ { 0x133c0, 0x0 },
|
|
+ { 0x1133c0, 0x0 },
|
|
+ { 0x2133c0, 0x0 },
|
|
+ { 0x134c0, 0x0 },
|
|
+ { 0x1134c0, 0x0 },
|
|
+ { 0x2134c0, 0x0 },
|
|
+ { 0x135c0, 0x0 },
|
|
+ { 0x1135c0, 0x0 },
|
|
+ { 0x2135c0, 0x0 },
|
|
+ { 0x136c0, 0x0 },
|
|
+ { 0x1136c0, 0x0 },
|
|
+ { 0x2136c0, 0x0 },
|
|
+ { 0x137c0, 0x0 },
|
|
+ { 0x1137c0, 0x0 },
|
|
+ { 0x2137c0, 0x0 },
|
|
+ { 0x138c0, 0x0 },
|
|
+ { 0x1138c0, 0x0 },
|
|
+ { 0x2138c0, 0x0 },
|
|
+ { 0x100c1, 0x0 },
|
|
+ { 0x1100c1, 0x0 },
|
|
+ { 0x2100c1, 0x0 },
|
|
+ { 0x101c1, 0x0 },
|
|
+ { 0x1101c1, 0x0 },
|
|
+ { 0x2101c1, 0x0 },
|
|
+ { 0x102c1, 0x0 },
|
|
+ { 0x1102c1, 0x0 },
|
|
+ { 0x2102c1, 0x0 },
|
|
+ { 0x103c1, 0x0 },
|
|
+ { 0x1103c1, 0x0 },
|
|
+ { 0x2103c1, 0x0 },
|
|
+ { 0x104c1, 0x0 },
|
|
+ { 0x1104c1, 0x0 },
|
|
+ { 0x2104c1, 0x0 },
|
|
+ { 0x105c1, 0x0 },
|
|
+ { 0x1105c1, 0x0 },
|
|
+ { 0x2105c1, 0x0 },
|
|
+ { 0x106c1, 0x0 },
|
|
+ { 0x1106c1, 0x0 },
|
|
+ { 0x2106c1, 0x0 },
|
|
+ { 0x107c1, 0x0 },
|
|
+ { 0x1107c1, 0x0 },
|
|
+ { 0x2107c1, 0x0 },
|
|
+ { 0x108c1, 0x0 },
|
|
+ { 0x1108c1, 0x0 },
|
|
+ { 0x2108c1, 0x0 },
|
|
+ { 0x110c1, 0x0 },
|
|
+ { 0x1110c1, 0x0 },
|
|
+ { 0x2110c1, 0x0 },
|
|
+ { 0x111c1, 0x0 },
|
|
+ { 0x1111c1, 0x0 },
|
|
+ { 0x2111c1, 0x0 },
|
|
+ { 0x112c1, 0x0 },
|
|
+ { 0x1112c1, 0x0 },
|
|
+ { 0x2112c1, 0x0 },
|
|
+ { 0x113c1, 0x0 },
|
|
+ { 0x1113c1, 0x0 },
|
|
+ { 0x2113c1, 0x0 },
|
|
+ { 0x114c1, 0x0 },
|
|
+ { 0x1114c1, 0x0 },
|
|
+ { 0x2114c1, 0x0 },
|
|
+ { 0x115c1, 0x0 },
|
|
+ { 0x1115c1, 0x0 },
|
|
+ { 0x2115c1, 0x0 },
|
|
+ { 0x116c1, 0x0 },
|
|
+ { 0x1116c1, 0x0 },
|
|
+ { 0x2116c1, 0x0 },
|
|
+ { 0x117c1, 0x0 },
|
|
+ { 0x1117c1, 0x0 },
|
|
+ { 0x2117c1, 0x0 },
|
|
+ { 0x118c1, 0x0 },
|
|
+ { 0x1118c1, 0x0 },
|
|
+ { 0x2118c1, 0x0 },
|
|
+ { 0x120c1, 0x0 },
|
|
+ { 0x1120c1, 0x0 },
|
|
+ { 0x2120c1, 0x0 },
|
|
+ { 0x121c1, 0x0 },
|
|
+ { 0x1121c1, 0x0 },
|
|
+ { 0x2121c1, 0x0 },
|
|
+ { 0x122c1, 0x0 },
|
|
+ { 0x1122c1, 0x0 },
|
|
+ { 0x2122c1, 0x0 },
|
|
+ { 0x123c1, 0x0 },
|
|
+ { 0x1123c1, 0x0 },
|
|
+ { 0x2123c1, 0x0 },
|
|
+ { 0x124c1, 0x0 },
|
|
+ { 0x1124c1, 0x0 },
|
|
+ { 0x2124c1, 0x0 },
|
|
+ { 0x125c1, 0x0 },
|
|
+ { 0x1125c1, 0x0 },
|
|
+ { 0x2125c1, 0x0 },
|
|
+ { 0x126c1, 0x0 },
|
|
+ { 0x1126c1, 0x0 },
|
|
+ { 0x2126c1, 0x0 },
|
|
+ { 0x127c1, 0x0 },
|
|
+ { 0x1127c1, 0x0 },
|
|
+ { 0x2127c1, 0x0 },
|
|
+ { 0x128c1, 0x0 },
|
|
+ { 0x1128c1, 0x0 },
|
|
+ { 0x2128c1, 0x0 },
|
|
+ { 0x130c1, 0x0 },
|
|
+ { 0x1130c1, 0x0 },
|
|
+ { 0x2130c1, 0x0 },
|
|
+ { 0x131c1, 0x0 },
|
|
+ { 0x1131c1, 0x0 },
|
|
+ { 0x2131c1, 0x0 },
|
|
+ { 0x132c1, 0x0 },
|
|
+ { 0x1132c1, 0x0 },
|
|
+ { 0x2132c1, 0x0 },
|
|
+ { 0x133c1, 0x0 },
|
|
+ { 0x1133c1, 0x0 },
|
|
+ { 0x2133c1, 0x0 },
|
|
+ { 0x134c1, 0x0 },
|
|
+ { 0x1134c1, 0x0 },
|
|
+ { 0x2134c1, 0x0 },
|
|
+ { 0x135c1, 0x0 },
|
|
+ { 0x1135c1, 0x0 },
|
|
+ { 0x2135c1, 0x0 },
|
|
+ { 0x136c1, 0x0 },
|
|
+ { 0x1136c1, 0x0 },
|
|
+ { 0x2136c1, 0x0 },
|
|
+ { 0x137c1, 0x0 },
|
|
+ { 0x1137c1, 0x0 },
|
|
+ { 0x2137c1, 0x0 },
|
|
+ { 0x138c1, 0x0 },
|
|
+ { 0x1138c1, 0x0 },
|
|
+ { 0x2138c1, 0x0 },
|
|
+ { 0x10020, 0x0 },
|
|
+ { 0x110020, 0x0 },
|
|
+ { 0x210020, 0x0 },
|
|
+ { 0x11020, 0x0 },
|
|
+ { 0x111020, 0x0 },
|
|
+ { 0x211020, 0x0 },
|
|
+ { 0x12020, 0x0 },
|
|
+ { 0x112020, 0x0 },
|
|
+ { 0x212020, 0x0 },
|
|
+ { 0x13020, 0x0 },
|
|
+ { 0x113020, 0x0 },
|
|
+ { 0x213020, 0x0 },
|
|
+ { 0x20072, 0x0 },
|
|
+ { 0x20073, 0x0 },
|
|
+ { 0x20074, 0x0 },
|
|
+ { 0x100aa, 0x0 },
|
|
+ { 0x110aa, 0x0 },
|
|
+ { 0x120aa, 0x0 },
|
|
+ { 0x130aa, 0x0 },
|
|
+ { 0x20010, 0x0 },
|
|
+ { 0x120010, 0x0 },
|
|
+ { 0x220010, 0x0 },
|
|
+ { 0x20011, 0x0 },
|
|
+ { 0x120011, 0x0 },
|
|
+ { 0x220011, 0x0 },
|
|
+ { 0x100ae, 0x0 },
|
|
+ { 0x1100ae, 0x0 },
|
|
+ { 0x2100ae, 0x0 },
|
|
+ { 0x100af, 0x0 },
|
|
+ { 0x1100af, 0x0 },
|
|
+ { 0x2100af, 0x0 },
|
|
+ { 0x110ae, 0x0 },
|
|
+ { 0x1110ae, 0x0 },
|
|
+ { 0x2110ae, 0x0 },
|
|
+ { 0x110af, 0x0 },
|
|
+ { 0x1110af, 0x0 },
|
|
+ { 0x2110af, 0x0 },
|
|
+ { 0x120ae, 0x0 },
|
|
+ { 0x1120ae, 0x0 },
|
|
+ { 0x2120ae, 0x0 },
|
|
+ { 0x120af, 0x0 },
|
|
+ { 0x1120af, 0x0 },
|
|
+ { 0x2120af, 0x0 },
|
|
+ { 0x130ae, 0x0 },
|
|
+ { 0x1130ae, 0x0 },
|
|
+ { 0x2130ae, 0x0 },
|
|
+ { 0x130af, 0x0 },
|
|
+ { 0x1130af, 0x0 },
|
|
+ { 0x2130af, 0x0 },
|
|
+ { 0x20020, 0x0 },
|
|
+ { 0x120020, 0x0 },
|
|
+ { 0x220020, 0x0 },
|
|
+ { 0x100a0, 0x0 },
|
|
+ { 0x100a1, 0x0 },
|
|
+ { 0x100a2, 0x0 },
|
|
+ { 0x100a3, 0x0 },
|
|
+ { 0x100a4, 0x0 },
|
|
+ { 0x100a5, 0x0 },
|
|
+ { 0x100a6, 0x0 },
|
|
+ { 0x100a7, 0x0 },
|
|
+ { 0x110a0, 0x0 },
|
|
+ { 0x110a1, 0x0 },
|
|
+ { 0x110a2, 0x0 },
|
|
+ { 0x110a3, 0x0 },
|
|
+ { 0x110a4, 0x0 },
|
|
+ { 0x110a5, 0x0 },
|
|
+ { 0x110a6, 0x0 },
|
|
+ { 0x110a7, 0x0 },
|
|
+ { 0x120a0, 0x0 },
|
|
+ { 0x120a1, 0x0 },
|
|
+ { 0x120a2, 0x0 },
|
|
+ { 0x120a3, 0x0 },
|
|
+ { 0x120a4, 0x0 },
|
|
+ { 0x120a5, 0x0 },
|
|
+ { 0x120a6, 0x0 },
|
|
+ { 0x120a7, 0x0 },
|
|
+ { 0x130a0, 0x0 },
|
|
+ { 0x130a1, 0x0 },
|
|
+ { 0x130a2, 0x0 },
|
|
+ { 0x130a3, 0x0 },
|
|
+ { 0x130a4, 0x0 },
|
|
+ { 0x130a5, 0x0 },
|
|
+ { 0x130a6, 0x0 },
|
|
+ { 0x130a7, 0x0 },
|
|
+ { 0x2007c, 0x0 },
|
|
+ { 0x12007c, 0x0 },
|
|
+ { 0x22007c, 0x0 },
|
|
+ { 0x2007d, 0x0 },
|
|
+ { 0x12007d, 0x0 },
|
|
+ { 0x22007d, 0x0 },
|
|
+ { 0x400fd, 0x0 },
|
|
+ { 0x400c0, 0x0 },
|
|
+ { 0x90201, 0x0 },
|
|
+ { 0x190201, 0x0 },
|
|
+ { 0x290201, 0x0 },
|
|
+ { 0x90202, 0x0 },
|
|
+ { 0x190202, 0x0 },
|
|
+ { 0x290202, 0x0 },
|
|
+ { 0x90203, 0x0 },
|
|
+ { 0x190203, 0x0 },
|
|
+ { 0x290203, 0x0 },
|
|
+ { 0x90204, 0x0 },
|
|
+ { 0x190204, 0x0 },
|
|
+ { 0x290204, 0x0 },
|
|
+ { 0x90205, 0x0 },
|
|
+ { 0x190205, 0x0 },
|
|
+ { 0x290205, 0x0 },
|
|
+ { 0x90206, 0x0 },
|
|
+ { 0x190206, 0x0 },
|
|
+ { 0x290206, 0x0 },
|
|
+ { 0x90207, 0x0 },
|
|
+ { 0x190207, 0x0 },
|
|
+ { 0x290207, 0x0 },
|
|
+ { 0x90208, 0x0 },
|
|
+ { 0x190208, 0x0 },
|
|
+ { 0x290208, 0x0 },
|
|
+ { 0x10062, 0x0 },
|
|
+ { 0x10162, 0x0 },
|
|
+ { 0x10262, 0x0 },
|
|
+ { 0x10362, 0x0 },
|
|
+ { 0x10462, 0x0 },
|
|
+ { 0x10562, 0x0 },
|
|
+ { 0x10662, 0x0 },
|
|
+ { 0x10762, 0x0 },
|
|
+ { 0x10862, 0x0 },
|
|
+ { 0x11062, 0x0 },
|
|
+ { 0x11162, 0x0 },
|
|
+ { 0x11262, 0x0 },
|
|
+ { 0x11362, 0x0 },
|
|
+ { 0x11462, 0x0 },
|
|
+ { 0x11562, 0x0 },
|
|
+ { 0x11662, 0x0 },
|
|
+ { 0x11762, 0x0 },
|
|
+ { 0x11862, 0x0 },
|
|
+ { 0x12062, 0x0 },
|
|
+ { 0x12162, 0x0 },
|
|
+ { 0x12262, 0x0 },
|
|
+ { 0x12362, 0x0 },
|
|
+ { 0x12462, 0x0 },
|
|
+ { 0x12562, 0x0 },
|
|
+ { 0x12662, 0x0 },
|
|
+ { 0x12762, 0x0 },
|
|
+ { 0x12862, 0x0 },
|
|
+ { 0x13062, 0x0 },
|
|
+ { 0x13162, 0x0 },
|
|
+ { 0x13262, 0x0 },
|
|
+ { 0x13362, 0x0 },
|
|
+ { 0x13462, 0x0 },
|
|
+ { 0x13562, 0x0 },
|
|
+ { 0x13662, 0x0 },
|
|
+ { 0x13762, 0x0 },
|
|
+ { 0x13862, 0x0 },
|
|
+ { 0x20077, 0x0 },
|
|
+ { 0x10001, 0x0 },
|
|
+ { 0x11001, 0x0 },
|
|
+ { 0x12001, 0x0 },
|
|
+ { 0x13001, 0x0 },
|
|
+ { 0x10040, 0x0 },
|
|
+ { 0x10140, 0x0 },
|
|
+ { 0x10240, 0x0 },
|
|
+ { 0x10340, 0x0 },
|
|
+ { 0x10440, 0x0 },
|
|
+ { 0x10540, 0x0 },
|
|
+ { 0x10640, 0x0 },
|
|
+ { 0x10740, 0x0 },
|
|
+ { 0x10840, 0x0 },
|
|
+ { 0x10030, 0x0 },
|
|
+ { 0x10130, 0x0 },
|
|
+ { 0x10230, 0x0 },
|
|
+ { 0x10330, 0x0 },
|
|
+ { 0x10430, 0x0 },
|
|
+ { 0x10530, 0x0 },
|
|
+ { 0x10630, 0x0 },
|
|
+ { 0x10730, 0x0 },
|
|
+ { 0x10830, 0x0 },
|
|
+ { 0x11040, 0x0 },
|
|
+ { 0x11140, 0x0 },
|
|
+ { 0x11240, 0x0 },
|
|
+ { 0x11340, 0x0 },
|
|
+ { 0x11440, 0x0 },
|
|
+ { 0x11540, 0x0 },
|
|
+ { 0x11640, 0x0 },
|
|
+ { 0x11740, 0x0 },
|
|
+ { 0x11840, 0x0 },
|
|
+ { 0x11030, 0x0 },
|
|
+ { 0x11130, 0x0 },
|
|
+ { 0x11230, 0x0 },
|
|
+ { 0x11330, 0x0 },
|
|
+ { 0x11430, 0x0 },
|
|
+ { 0x11530, 0x0 },
|
|
+ { 0x11630, 0x0 },
|
|
+ { 0x11730, 0x0 },
|
|
+ { 0x11830, 0x0 },
|
|
+ { 0x12040, 0x0 },
|
|
+ { 0x12140, 0x0 },
|
|
+ { 0x12240, 0x0 },
|
|
+ { 0x12340, 0x0 },
|
|
+ { 0x12440, 0x0 },
|
|
+ { 0x12540, 0x0 },
|
|
+ { 0x12640, 0x0 },
|
|
+ { 0x12740, 0x0 },
|
|
+ { 0x12840, 0x0 },
|
|
+ { 0x12030, 0x0 },
|
|
+ { 0x12130, 0x0 },
|
|
+ { 0x12230, 0x0 },
|
|
+ { 0x12330, 0x0 },
|
|
+ { 0x12430, 0x0 },
|
|
+ { 0x12530, 0x0 },
|
|
+ { 0x12630, 0x0 },
|
|
+ { 0x12730, 0x0 },
|
|
+ { 0x12830, 0x0 },
|
|
+ { 0x13040, 0x0 },
|
|
+ { 0x13140, 0x0 },
|
|
+ { 0x13240, 0x0 },
|
|
+ { 0x13340, 0x0 },
|
|
+ { 0x13440, 0x0 },
|
|
+ { 0x13540, 0x0 },
|
|
+ { 0x13640, 0x0 },
|
|
+ { 0x13740, 0x0 },
|
|
+ { 0x13840, 0x0 },
|
|
+ { 0x13030, 0x0 },
|
|
+ { 0x13130, 0x0 },
|
|
+ { 0x13230, 0x0 },
|
|
+ { 0x13330, 0x0 },
|
|
+ { 0x13430, 0x0 },
|
|
+ { 0x13530, 0x0 },
|
|
+ { 0x13630, 0x0 },
|
|
+ { 0x13730, 0x0 },
|
|
+ { 0x13830, 0x0 },
|
|
+};
|
|
+
|
|
+/* P0 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp0_cfg[] = {
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54003, 0x960 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x131f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x24c4 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x24c4 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0xc400 },
|
|
+ { 0x54033, 0x3324 },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0xc400 },
|
|
+ { 0x54039, 0x3324 },
|
|
+#else
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54003, 0xfa0 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x131f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x3ff4 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x3ff4 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0xf400 },
|
|
+ { 0x54033, 0x333f },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0xf400 },
|
|
+ { 0x54039, 0x333f },
|
|
+#endif
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+/* P1 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp1_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54002, 0x101 },
|
|
+ { 0x54003, 0x190 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x121f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x84 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x84 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0x8400 },
|
|
+ { 0x54033, 0x3300 },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0x8400 },
|
|
+ { 0x54039, 0x3300 },
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+/* P2 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp2_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54002, 0x102 },
|
|
+ { 0x54003, 0x64 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x121f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x84 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x84 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0x8400 },
|
|
+ { 0x54033, 0x3300 },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0x8400 },
|
|
+ { 0x54039, 0x3300 },
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+/* P0 2D message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp0_2d_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x54003, 0x960 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x61 },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54010, 0x1f7f },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x24c4 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x24c4 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0xc400 },
|
|
+ { 0x54033, 0x3324 },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0xc400 },
|
|
+ { 0x54039, 0x3324 },
|
|
+#else
|
|
+ { 0x54003, 0xfa0 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x61 },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54010, 0x1f7f },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x3ff4 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x3ff4 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0xf400 },
|
|
+ { 0x54033, 0x333f },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0xf400 },
|
|
+ { 0x54039, 0x333f },
|
|
+#endif
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+/* DRAM PHY init engine image */
|
|
+struct dram_cfg_param ddr_phy_pie[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x90000, 0x10 },
|
|
+ { 0x90001, 0x400 },
|
|
+ { 0x90002, 0x10e },
|
|
+ { 0x90003, 0x0 },
|
|
+ { 0x90004, 0x0 },
|
|
+ { 0x90005, 0x8 },
|
|
+ { 0x90029, 0xb },
|
|
+ { 0x9002a, 0x480 },
|
|
+ { 0x9002b, 0x109 },
|
|
+ { 0x9002c, 0x8 },
|
|
+ { 0x9002d, 0x448 },
|
|
+ { 0x9002e, 0x139 },
|
|
+ { 0x9002f, 0x8 },
|
|
+ { 0x90030, 0x478 },
|
|
+ { 0x90031, 0x109 },
|
|
+ { 0x90032, 0x0 },
|
|
+ { 0x90033, 0xe8 },
|
|
+ { 0x90034, 0x109 },
|
|
+ { 0x90035, 0x2 },
|
|
+ { 0x90036, 0x10 },
|
|
+ { 0x90037, 0x139 },
|
|
+ { 0x90038, 0xb },
|
|
+ { 0x90039, 0x7c0 },
|
|
+ { 0x9003a, 0x139 },
|
|
+ { 0x9003b, 0x44 },
|
|
+ { 0x9003c, 0x633 },
|
|
+ { 0x9003d, 0x159 },
|
|
+ { 0x9003e, 0x14f },
|
|
+ { 0x9003f, 0x630 },
|
|
+ { 0x90040, 0x159 },
|
|
+ { 0x90041, 0x47 },
|
|
+ { 0x90042, 0x633 },
|
|
+ { 0x90043, 0x149 },
|
|
+ { 0x90044, 0x4f },
|
|
+ { 0x90045, 0x633 },
|
|
+ { 0x90046, 0x179 },
|
|
+ { 0x90047, 0x8 },
|
|
+ { 0x90048, 0xe0 },
|
|
+ { 0x90049, 0x109 },
|
|
+ { 0x9004a, 0x0 },
|
|
+ { 0x9004b, 0x7c8 },
|
|
+ { 0x9004c, 0x109 },
|
|
+ { 0x9004d, 0x0 },
|
|
+ { 0x9004e, 0x1 },
|
|
+ { 0x9004f, 0x8 },
|
|
+ { 0x90050, 0x0 },
|
|
+ { 0x90051, 0x45a },
|
|
+ { 0x90052, 0x9 },
|
|
+ { 0x90053, 0x0 },
|
|
+ { 0x90054, 0x448 },
|
|
+ { 0x90055, 0x109 },
|
|
+ { 0x90056, 0x40 },
|
|
+ { 0x90057, 0x633 },
|
|
+ { 0x90058, 0x179 },
|
|
+ { 0x90059, 0x1 },
|
|
+ { 0x9005a, 0x618 },
|
|
+ { 0x9005b, 0x109 },
|
|
+ { 0x9005c, 0x40c0 },
|
|
+ { 0x9005d, 0x633 },
|
|
+ { 0x9005e, 0x149 },
|
|
+ { 0x9005f, 0x8 },
|
|
+ { 0x90060, 0x4 },
|
|
+ { 0x90061, 0x48 },
|
|
+ { 0x90062, 0x4040 },
|
|
+ { 0x90063, 0x633 },
|
|
+ { 0x90064, 0x149 },
|
|
+ { 0x90065, 0x0 },
|
|
+ { 0x90066, 0x4 },
|
|
+ { 0x90067, 0x48 },
|
|
+ { 0x90068, 0x40 },
|
|
+ { 0x90069, 0x633 },
|
|
+ { 0x9006a, 0x149 },
|
|
+ { 0x9006b, 0x10 },
|
|
+ { 0x9006c, 0x4 },
|
|
+ { 0x9006d, 0x18 },
|
|
+ { 0x9006e, 0x0 },
|
|
+ { 0x9006f, 0x4 },
|
|
+ { 0x90070, 0x78 },
|
|
+ { 0x90071, 0x549 },
|
|
+ { 0x90072, 0x633 },
|
|
+ { 0x90073, 0x159 },
|
|
+ { 0x90074, 0xd49 },
|
|
+ { 0x90075, 0x633 },
|
|
+ { 0x90076, 0x159 },
|
|
+ { 0x90077, 0x94a },
|
|
+ { 0x90078, 0x633 },
|
|
+ { 0x90079, 0x159 },
|
|
+ { 0x9007a, 0x441 },
|
|
+ { 0x9007b, 0x633 },
|
|
+ { 0x9007c, 0x149 },
|
|
+ { 0x9007d, 0x42 },
|
|
+ { 0x9007e, 0x633 },
|
|
+ { 0x9007f, 0x149 },
|
|
+ { 0x90080, 0x1 },
|
|
+ { 0x90081, 0x633 },
|
|
+ { 0x90082, 0x149 },
|
|
+ { 0x90083, 0x0 },
|
|
+ { 0x90084, 0xe0 },
|
|
+ { 0x90085, 0x109 },
|
|
+ { 0x90086, 0xa },
|
|
+ { 0x90087, 0x10 },
|
|
+ { 0x90088, 0x109 },
|
|
+ { 0x90089, 0x9 },
|
|
+ { 0x9008a, 0x3c0 },
|
|
+ { 0x9008b, 0x149 },
|
|
+ { 0x9008c, 0x9 },
|
|
+ { 0x9008d, 0x3c0 },
|
|
+ { 0x9008e, 0x159 },
|
|
+ { 0x9008f, 0x18 },
|
|
+ { 0x90090, 0x10 },
|
|
+ { 0x90091, 0x109 },
|
|
+ { 0x90092, 0x0 },
|
|
+ { 0x90093, 0x3c0 },
|
|
+ { 0x90094, 0x109 },
|
|
+ { 0x90095, 0x18 },
|
|
+ { 0x90096, 0x4 },
|
|
+ { 0x90097, 0x48 },
|
|
+ { 0x90098, 0x18 },
|
|
+ { 0x90099, 0x4 },
|
|
+ { 0x9009a, 0x58 },
|
|
+ { 0x9009b, 0xb },
|
|
+ { 0x9009c, 0x10 },
|
|
+ { 0x9009d, 0x109 },
|
|
+ { 0x9009e, 0x1 },
|
|
+ { 0x9009f, 0x10 },
|
|
+ { 0x900a0, 0x109 },
|
|
+ { 0x900a1, 0x5 },
|
|
+ { 0x900a2, 0x7c0 },
|
|
+ { 0x900a3, 0x109 },
|
|
+ { 0x40000, 0x811 },
|
|
+ { 0x40020, 0x880 },
|
|
+ { 0x40040, 0x0 },
|
|
+ { 0x40060, 0x0 },
|
|
+ { 0x40001, 0x4008 },
|
|
+ { 0x40021, 0x83 },
|
|
+ { 0x40041, 0x4f },
|
|
+ { 0x40061, 0x0 },
|
|
+ { 0x40002, 0x4040 },
|
|
+ { 0x40022, 0x83 },
|
|
+ { 0x40042, 0x51 },
|
|
+ { 0x40062, 0x0 },
|
|
+ { 0x40003, 0x811 },
|
|
+ { 0x40023, 0x880 },
|
|
+ { 0x40043, 0x0 },
|
|
+ { 0x40063, 0x0 },
|
|
+ { 0x40004, 0x720 },
|
|
+ { 0x40024, 0xf },
|
|
+ { 0x40044, 0x1740 },
|
|
+ { 0x40064, 0x0 },
|
|
+ { 0x40005, 0x16 },
|
|
+ { 0x40025, 0x83 },
|
|
+ { 0x40045, 0x4b },
|
|
+ { 0x40065, 0x0 },
|
|
+ { 0x40006, 0x716 },
|
|
+ { 0x40026, 0xf },
|
|
+ { 0x40046, 0x2001 },
|
|
+ { 0x40066, 0x0 },
|
|
+ { 0x40007, 0x716 },
|
|
+ { 0x40027, 0xf },
|
|
+ { 0x40047, 0x2800 },
|
|
+ { 0x40067, 0x0 },
|
|
+ { 0x40008, 0x716 },
|
|
+ { 0x40028, 0xf },
|
|
+ { 0x40048, 0xf00 },
|
|
+ { 0x40068, 0x0 },
|
|
+ { 0x40009, 0x720 },
|
|
+ { 0x40029, 0xf },
|
|
+ { 0x40049, 0x1400 },
|
|
+ { 0x40069, 0x0 },
|
|
+ { 0x4000a, 0xe08 },
|
|
+ { 0x4002a, 0xc15 },
|
|
+ { 0x4004a, 0x0 },
|
|
+ { 0x4006a, 0x0 },
|
|
+ { 0x4000b, 0x625 },
|
|
+ { 0x4002b, 0x15 },
|
|
+ { 0x4004b, 0x0 },
|
|
+ { 0x4006b, 0x0 },
|
|
+ { 0x4000c, 0x4028 },
|
|
+ { 0x4002c, 0x80 },
|
|
+ { 0x4004c, 0x0 },
|
|
+ { 0x4006c, 0x0 },
|
|
+ { 0x4000d, 0xe08 },
|
|
+ { 0x4002d, 0xc1a },
|
|
+ { 0x4004d, 0x0 },
|
|
+ { 0x4006d, 0x0 },
|
|
+ { 0x4000e, 0x625 },
|
|
+ { 0x4002e, 0x1a },
|
|
+ { 0x4004e, 0x0 },
|
|
+ { 0x4006e, 0x0 },
|
|
+ { 0x4000f, 0x4040 },
|
|
+ { 0x4002f, 0x80 },
|
|
+ { 0x4004f, 0x0 },
|
|
+ { 0x4006f, 0x0 },
|
|
+ { 0x40010, 0x2604 },
|
|
+ { 0x40030, 0x15 },
|
|
+ { 0x40050, 0x0 },
|
|
+ { 0x40070, 0x0 },
|
|
+ { 0x40011, 0x708 },
|
|
+ { 0x40031, 0x5 },
|
|
+ { 0x40051, 0x0 },
|
|
+ { 0x40071, 0x2002 },
|
|
+ { 0x40012, 0x8 },
|
|
+ { 0x40032, 0x80 },
|
|
+ { 0x40052, 0x0 },
|
|
+ { 0x40072, 0x0 },
|
|
+ { 0x40013, 0x2604 },
|
|
+ { 0x40033, 0x1a },
|
|
+ { 0x40053, 0x0 },
|
|
+ { 0x40073, 0x0 },
|
|
+ { 0x40014, 0x708 },
|
|
+ { 0x40034, 0xa },
|
|
+ { 0x40054, 0x0 },
|
|
+ { 0x40074, 0x2002 },
|
|
+ { 0x40015, 0x4040 },
|
|
+ { 0x40035, 0x80 },
|
|
+ { 0x40055, 0x0 },
|
|
+ { 0x40075, 0x0 },
|
|
+ { 0x40016, 0x60a },
|
|
+ { 0x40036, 0x15 },
|
|
+ { 0x40056, 0x1200 },
|
|
+ { 0x40076, 0x0 },
|
|
+ { 0x40017, 0x61a },
|
|
+ { 0x40037, 0x15 },
|
|
+ { 0x40057, 0x1300 },
|
|
+ { 0x40077, 0x0 },
|
|
+ { 0x40018, 0x60a },
|
|
+ { 0x40038, 0x1a },
|
|
+ { 0x40058, 0x1200 },
|
|
+ { 0x40078, 0x0 },
|
|
+ { 0x40019, 0x642 },
|
|
+ { 0x40039, 0x1a },
|
|
+ { 0x40059, 0x1300 },
|
|
+ { 0x40079, 0x0 },
|
|
+ { 0x4001a, 0x4808 },
|
|
+ { 0x4003a, 0x880 },
|
|
+ { 0x4005a, 0x0 },
|
|
+ { 0x4007a, 0x0 },
|
|
+ { 0x900a4, 0x0 },
|
|
+ { 0x900a5, 0x790 },
|
|
+ { 0x900a6, 0x11a },
|
|
+ { 0x900a7, 0x8 },
|
|
+ { 0x900a8, 0x7aa },
|
|
+ { 0x900a9, 0x2a },
|
|
+ { 0x900aa, 0x10 },
|
|
+ { 0x900ab, 0x7b2 },
|
|
+ { 0x900ac, 0x2a },
|
|
+ { 0x900ad, 0x0 },
|
|
+ { 0x900ae, 0x7c8 },
|
|
+ { 0x900af, 0x109 },
|
|
+ { 0x900b0, 0x10 },
|
|
+ { 0x900b1, 0x10 },
|
|
+ { 0x900b2, 0x109 },
|
|
+ { 0x900b3, 0x10 },
|
|
+ { 0x900b4, 0x2a8 },
|
|
+ { 0x900b5, 0x129 },
|
|
+ { 0x900b6, 0x8 },
|
|
+ { 0x900b7, 0x370 },
|
|
+ { 0x900b8, 0x129 },
|
|
+ { 0x900b9, 0xa },
|
|
+ { 0x900ba, 0x3c8 },
|
|
+ { 0x900bb, 0x1a9 },
|
|
+ { 0x900bc, 0xc },
|
|
+ { 0x900bd, 0x408 },
|
|
+ { 0x900be, 0x199 },
|
|
+ { 0x900bf, 0x14 },
|
|
+ { 0x900c0, 0x790 },
|
|
+ { 0x900c1, 0x11a },
|
|
+ { 0x900c2, 0x8 },
|
|
+ { 0x900c3, 0x4 },
|
|
+ { 0x900c4, 0x18 },
|
|
+ { 0x900c5, 0xe },
|
|
+ { 0x900c6, 0x408 },
|
|
+ { 0x900c7, 0x199 },
|
|
+ { 0x900c8, 0x8 },
|
|
+ { 0x900c9, 0x8568 },
|
|
+ { 0x900ca, 0x108 },
|
|
+ { 0x900cb, 0x18 },
|
|
+ { 0x900cc, 0x790 },
|
|
+ { 0x900cd, 0x16a },
|
|
+ { 0x900ce, 0x8 },
|
|
+ { 0x900cf, 0x1d8 },
|
|
+ { 0x900d0, 0x169 },
|
|
+ { 0x900d1, 0x10 },
|
|
+ { 0x900d2, 0x8558 },
|
|
+ { 0x900d3, 0x168 },
|
|
+ { 0x900d4, 0x70 },
|
|
+ { 0x900d5, 0x788 },
|
|
+ { 0x900d6, 0x16a },
|
|
+ { 0x900d7, 0x1ff8 },
|
|
+ { 0x900d8, 0x85a8 },
|
|
+ { 0x900d9, 0x1e8 },
|
|
+ { 0x900da, 0x50 },
|
|
+ { 0x900db, 0x798 },
|
|
+ { 0x900dc, 0x16a },
|
|
+ { 0x900dd, 0x60 },
|
|
+ { 0x900de, 0x7a0 },
|
|
+ { 0x900df, 0x16a },
|
|
+ { 0x900e0, 0x8 },
|
|
+ { 0x900e1, 0x8310 },
|
|
+ { 0x900e2, 0x168 },
|
|
+ { 0x900e3, 0x8 },
|
|
+ { 0x900e4, 0xa310 },
|
|
+ { 0x900e5, 0x168 },
|
|
+ { 0x900e6, 0xa },
|
|
+ { 0x900e7, 0x408 },
|
|
+ { 0x900e8, 0x169 },
|
|
+ { 0x900e9, 0x6e },
|
|
+ { 0x900ea, 0x0 },
|
|
+ { 0x900eb, 0x68 },
|
|
+ { 0x900ec, 0x0 },
|
|
+ { 0x900ed, 0x408 },
|
|
+ { 0x900ee, 0x169 },
|
|
+ { 0x900ef, 0x0 },
|
|
+ { 0x900f0, 0x8310 },
|
|
+ { 0x900f1, 0x168 },
|
|
+ { 0x900f2, 0x0 },
|
|
+ { 0x900f3, 0xa310 },
|
|
+ { 0x900f4, 0x168 },
|
|
+ { 0x900f5, 0x1ff8 },
|
|
+ { 0x900f6, 0x85a8 },
|
|
+ { 0x900f7, 0x1e8 },
|
|
+ { 0x900f8, 0x68 },
|
|
+ { 0x900f9, 0x798 },
|
|
+ { 0x900fa, 0x16a },
|
|
+ { 0x900fb, 0x78 },
|
|
+ { 0x900fc, 0x7a0 },
|
|
+ { 0x900fd, 0x16a },
|
|
+ { 0x900fe, 0x68 },
|
|
+ { 0x900ff, 0x790 },
|
|
+ { 0x90100, 0x16a },
|
|
+ { 0x90101, 0x8 },
|
|
+ { 0x90102, 0x8b10 },
|
|
+ { 0x90103, 0x168 },
|
|
+ { 0x90104, 0x8 },
|
|
+ { 0x90105, 0xab10 },
|
|
+ { 0x90106, 0x168 },
|
|
+ { 0x90107, 0xa },
|
|
+ { 0x90108, 0x408 },
|
|
+ { 0x90109, 0x169 },
|
|
+ { 0x9010a, 0x58 },
|
|
+ { 0x9010b, 0x0 },
|
|
+ { 0x9010c, 0x68 },
|
|
+ { 0x9010d, 0x0 },
|
|
+ { 0x9010e, 0x408 },
|
|
+ { 0x9010f, 0x169 },
|
|
+ { 0x90110, 0x0 },
|
|
+ { 0x90111, 0x8b10 },
|
|
+ { 0x90112, 0x168 },
|
|
+ { 0x90113, 0x1 },
|
|
+ { 0x90114, 0xab10 },
|
|
+ { 0x90115, 0x168 },
|
|
+ { 0x90116, 0x0 },
|
|
+ { 0x90117, 0x1d8 },
|
|
+ { 0x90118, 0x169 },
|
|
+ { 0x90119, 0x80 },
|
|
+ { 0x9011a, 0x790 },
|
|
+ { 0x9011b, 0x16a },
|
|
+ { 0x9011c, 0x18 },
|
|
+ { 0x9011d, 0x7aa },
|
|
+ { 0x9011e, 0x6a },
|
|
+ { 0x9011f, 0xa },
|
|
+ { 0x90120, 0x0 },
|
|
+ { 0x90121, 0x1e9 },
|
|
+ { 0x90122, 0x8 },
|
|
+ { 0x90123, 0x8080 },
|
|
+ { 0x90124, 0x108 },
|
|
+ { 0x90125, 0xf },
|
|
+ { 0x90126, 0x408 },
|
|
+ { 0x90127, 0x169 },
|
|
+ { 0x90128, 0xc },
|
|
+ { 0x90129, 0x0 },
|
|
+ { 0x9012a, 0x68 },
|
|
+ { 0x9012b, 0x9 },
|
|
+ { 0x9012c, 0x0 },
|
|
+ { 0x9012d, 0x1a9 },
|
|
+ { 0x9012e, 0x0 },
|
|
+ { 0x9012f, 0x408 },
|
|
+ { 0x90130, 0x169 },
|
|
+ { 0x90131, 0x0 },
|
|
+ { 0x90132, 0x8080 },
|
|
+ { 0x90133, 0x108 },
|
|
+ { 0x90134, 0x8 },
|
|
+ { 0x90135, 0x7aa },
|
|
+ { 0x90136, 0x6a },
|
|
+ { 0x90137, 0x0 },
|
|
+ { 0x90138, 0x8568 },
|
|
+ { 0x90139, 0x108 },
|
|
+ { 0x9013a, 0xb7 },
|
|
+ { 0x9013b, 0x790 },
|
|
+ { 0x9013c, 0x16a },
|
|
+ { 0x9013d, 0x1f },
|
|
+ { 0x9013e, 0x0 },
|
|
+ { 0x9013f, 0x68 },
|
|
+ { 0x90140, 0x8 },
|
|
+ { 0x90141, 0x8558 },
|
|
+ { 0x90142, 0x168 },
|
|
+ { 0x90143, 0xf },
|
|
+ { 0x90144, 0x408 },
|
|
+ { 0x90145, 0x169 },
|
|
+ { 0x90146, 0xd },
|
|
+ { 0x90147, 0x0 },
|
|
+ { 0x90148, 0x68 },
|
|
+ { 0x90149, 0x0 },
|
|
+ { 0x9014a, 0x408 },
|
|
+ { 0x9014b, 0x169 },
|
|
+ { 0x9014c, 0x0 },
|
|
+ { 0x9014d, 0x8558 },
|
|
+ { 0x9014e, 0x168 },
|
|
+ { 0x9014f, 0x8 },
|
|
+ { 0x90150, 0x3c8 },
|
|
+ { 0x90151, 0x1a9 },
|
|
+ { 0x90152, 0x3 },
|
|
+ { 0x90153, 0x370 },
|
|
+ { 0x90154, 0x129 },
|
|
+ { 0x90155, 0x20 },
|
|
+ { 0x90156, 0x2aa },
|
|
+ { 0x90157, 0x9 },
|
|
+ { 0x90158, 0x8 },
|
|
+ { 0x90159, 0xe8 },
|
|
+ { 0x9015a, 0x109 },
|
|
+ { 0x9015b, 0x0 },
|
|
+ { 0x9015c, 0x8140 },
|
|
+ { 0x9015d, 0x10c },
|
|
+ { 0x9015e, 0x10 },
|
|
+ { 0x9015f, 0x8138 },
|
|
+ { 0x90160, 0x104 },
|
|
+ { 0x90161, 0x8 },
|
|
+ { 0x90162, 0x448 },
|
|
+ { 0x90163, 0x109 },
|
|
+ { 0x90164, 0xf },
|
|
+ { 0x90165, 0x7c0 },
|
|
+ { 0x90166, 0x109 },
|
|
+ { 0x90167, 0x0 },
|
|
+ { 0x90168, 0xe8 },
|
|
+ { 0x90169, 0x109 },
|
|
+ { 0x9016a, 0x47 },
|
|
+ { 0x9016b, 0x630 },
|
|
+ { 0x9016c, 0x109 },
|
|
+ { 0x9016d, 0x8 },
|
|
+ { 0x9016e, 0x618 },
|
|
+ { 0x9016f, 0x109 },
|
|
+ { 0x90170, 0x8 },
|
|
+ { 0x90171, 0xe0 },
|
|
+ { 0x90172, 0x109 },
|
|
+ { 0x90173, 0x0 },
|
|
+ { 0x90174, 0x7c8 },
|
|
+ { 0x90175, 0x109 },
|
|
+ { 0x90176, 0x8 },
|
|
+ { 0x90177, 0x8140 },
|
|
+ { 0x90178, 0x10c },
|
|
+ { 0x90179, 0x0 },
|
|
+ { 0x9017a, 0x478 },
|
|
+ { 0x9017b, 0x109 },
|
|
+ { 0x9017c, 0x0 },
|
|
+ { 0x9017d, 0x1 },
|
|
+ { 0x9017e, 0x8 },
|
|
+ { 0x9017f, 0x8 },
|
|
+ { 0x90180, 0x4 },
|
|
+ { 0x90181, 0x0 },
|
|
+ { 0x90006, 0x8 },
|
|
+ { 0x90007, 0x7c8 },
|
|
+ { 0x90008, 0x109 },
|
|
+ { 0x90009, 0x0 },
|
|
+ { 0x9000a, 0x400 },
|
|
+ { 0x9000b, 0x106 },
|
|
+ { 0xd00e7, 0x400 },
|
|
+ { 0x90017, 0x0 },
|
|
+ { 0x9001f, 0x29 },
|
|
+ { 0x90026, 0x68 },
|
|
+ { 0x400d0, 0x0 },
|
|
+ { 0x400d1, 0x101 },
|
|
+ { 0x400d2, 0x105 },
|
|
+ { 0x400d3, 0x107 },
|
|
+ { 0x400d4, 0x10f },
|
|
+ { 0x400d5, 0x202 },
|
|
+ { 0x400d6, 0x20a },
|
|
+ { 0x400d7, 0x20b },
|
|
+ { 0x2003a, 0x2 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x2000b, 0x4b },
|
|
+ { 0x2000c, 0x96 },
|
|
+ { 0x2000d, 0x5dc },
|
|
+#else
|
|
+ { 0x200be, 0x3 },
|
|
+ { 0x2000b, 0x7d },
|
|
+ { 0x2000c, 0xfa },
|
|
+ { 0x2000d, 0x9c4 },
|
|
+#endif
|
|
+ { 0x2000e, 0x2c },
|
|
+ { 0x12000b, 0xc },
|
|
+ { 0x12000c, 0x19 },
|
|
+ { 0x12000d, 0xfa },
|
|
+ { 0x12000e, 0x10 },
|
|
+ { 0x22000b, 0x3 },
|
|
+ { 0x22000c, 0x6 },
|
|
+ { 0x22000d, 0x3e },
|
|
+ { 0x22000e, 0x10 },
|
|
+ { 0x9000c, 0x0 },
|
|
+ { 0x9000d, 0x173 },
|
|
+ { 0x9000e, 0x60 },
|
|
+ { 0x9000f, 0x6110 },
|
|
+ { 0x90010, 0x2152 },
|
|
+ { 0x90011, 0xdfbd },
|
|
+ { 0x90012, 0x2060 },
|
|
+ { 0x90013, 0x6152 },
|
|
+ { 0x20010, 0x5a },
|
|
+ { 0x20011, 0x3 },
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ { 0x120010, 0x5a },
|
|
+ { 0x120011, 0x3 },
|
|
+ { 0x220010, 0x5a },
|
|
+ { 0x220011, 0x3 },
|
|
+#endif
|
|
+ { 0x40080, 0xe0 },
|
|
+ { 0x40081, 0x12 },
|
|
+ { 0x40082, 0xe0 },
|
|
+ { 0x40083, 0x12 },
|
|
+ { 0x40084, 0xe0 },
|
|
+ { 0x40085, 0x12 },
|
|
+ { 0x140080, 0xe0 },
|
|
+ { 0x140081, 0x12 },
|
|
+ { 0x140082, 0xe0 },
|
|
+ { 0x140083, 0x12 },
|
|
+ { 0x140084, 0xe0 },
|
|
+ { 0x140085, 0x12 },
|
|
+ { 0x240080, 0xe0 },
|
|
+ { 0x240081, 0x12 },
|
|
+ { 0x240082, 0xe0 },
|
|
+ { 0x240083, 0x12 },
|
|
+ { 0x240084, 0xe0 },
|
|
+ { 0x240085, 0x12 },
|
|
+ { 0x400fd, 0xf },
|
|
+ { 0x10011, 0x1 },
|
|
+ { 0x10012, 0x1 },
|
|
+ { 0x10013, 0x180 },
|
|
+ { 0x10018, 0x1 },
|
|
+ { 0x10002, 0x6209 },
|
|
+ { 0x100b2, 0x1 },
|
|
+ { 0x101b4, 0x1 },
|
|
+ { 0x102b4, 0x1 },
|
|
+ { 0x103b4, 0x1 },
|
|
+ { 0x104b4, 0x1 },
|
|
+ { 0x105b4, 0x1 },
|
|
+ { 0x106b4, 0x1 },
|
|
+ { 0x107b4, 0x1 },
|
|
+ { 0x108b4, 0x1 },
|
|
+ { 0x11011, 0x1 },
|
|
+ { 0x11012, 0x1 },
|
|
+ { 0x11013, 0x180 },
|
|
+ { 0x11018, 0x1 },
|
|
+ { 0x11002, 0x6209 },
|
|
+ { 0x110b2, 0x1 },
|
|
+ { 0x111b4, 0x1 },
|
|
+ { 0x112b4, 0x1 },
|
|
+ { 0x113b4, 0x1 },
|
|
+ { 0x114b4, 0x1 },
|
|
+ { 0x115b4, 0x1 },
|
|
+ { 0x116b4, 0x1 },
|
|
+ { 0x117b4, 0x1 },
|
|
+ { 0x118b4, 0x1 },
|
|
+ { 0x12011, 0x1 },
|
|
+ { 0x12012, 0x1 },
|
|
+ { 0x12013, 0x180 },
|
|
+ { 0x12018, 0x1 },
|
|
+ { 0x12002, 0x6209 },
|
|
+ { 0x120b2, 0x1 },
|
|
+ { 0x121b4, 0x1 },
|
|
+ { 0x122b4, 0x1 },
|
|
+ { 0x123b4, 0x1 },
|
|
+ { 0x124b4, 0x1 },
|
|
+ { 0x125b4, 0x1 },
|
|
+ { 0x126b4, 0x1 },
|
|
+ { 0x127b4, 0x1 },
|
|
+ { 0x128b4, 0x1 },
|
|
+ { 0x13011, 0x1 },
|
|
+ { 0x13012, 0x1 },
|
|
+ { 0x13013, 0x180 },
|
|
+ { 0x13018, 0x1 },
|
|
+ { 0x13002, 0x6209 },
|
|
+ { 0x130b2, 0x1 },
|
|
+ { 0x131b4, 0x1 },
|
|
+ { 0x132b4, 0x1 },
|
|
+ { 0x133b4, 0x1 },
|
|
+ { 0x134b4, 0x1 },
|
|
+ { 0x135b4, 0x1 },
|
|
+ { 0x136b4, 0x1 },
|
|
+ { 0x137b4, 0x1 },
|
|
+ { 0x138b4, 0x1 },
|
|
+ { 0x20089, 0x1 },
|
|
+ { 0x20088, 0x19 },
|
|
+ { 0xc0080, 0x2 },
|
|
+ { 0xd0000, 0x1 }
|
|
+};
|
|
+
|
|
+struct dram_fsp_msg ddr_dram_fsp_msg[] = {
|
|
+ {
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ /* P0 2400mts 1D */
|
|
+ .drate = 2400,
|
|
+#else
|
|
+ /* P0 4000mts 1D */
|
|
+ .drate = 4000,
|
|
+#endif
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp0_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P1 400mts 1D */
|
|
+ .drate = 400,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp1_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp1_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P2 100mts 1D */
|
|
+ .drate = 100,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp2_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp2_cfg),
|
|
+ },
|
|
+ {
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ /* P0 2400mts 2D */
|
|
+ .drate = 2400,
|
|
+#else
|
|
+ /* P0 4000mts 2D */
|
|
+ .drate = 4000,
|
|
+#endif
|
|
+ .fw_type = FW_2D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp0_2d_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_2d_cfg),
|
|
+ },
|
|
+};
|
|
+
|
|
+/* ddr timing config params */
|
|
+struct dram_timing_info dram_timing = {
|
|
+ .ddrc_cfg = ddr_ddrc_cfg,
|
|
+ .ddrc_cfg_num = ARRAY_SIZE(ddr_ddrc_cfg),
|
|
+ .ddrphy_cfg = ddr_ddrphy_cfg,
|
|
+ .ddrphy_cfg_num = ARRAY_SIZE(ddr_ddrphy_cfg),
|
|
+ .fsp_msg = ddr_dram_fsp_msg,
|
|
+ .fsp_msg_num = ARRAY_SIZE(ddr_dram_fsp_msg),
|
|
+ .ddrphy_trained_csr = ddr_ddrphy_trained_csr,
|
|
+ .ddrphy_trained_csr_num = ARRAY_SIZE(ddr_ddrphy_trained_csr),
|
|
+ .ddrphy_pie = ddr_phy_pie,
|
|
+ .ddrphy_pie_num = ARRAY_SIZE(ddr_phy_pie),
|
|
+#ifdef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+ .fsp_table = { 2400, 400, 100, },
|
|
+#else
|
|
+ .fsp_table = { 4000, 400, 100, },
|
|
+#endif
|
|
+};
|
|
+
|
|
+#ifndef CONFIG_IMX8M_LPDDR4_FREQ0_2400MTS
|
|
+#ifdef CONFIG_IMX8M_DRAM_INLINE_ECC
|
|
+void board_dram_ecc_scrub(void)
|
|
+{
|
|
+ ddrc_inline_ecc_scrub(0x0, 0x3ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x20000000, 0x23ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x40000000, 0x43ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x4000000, 0x7ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x24000000, 0x27ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x44000000, 0x47ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x8000000, 0xbffffff);
|
|
+ ddrc_inline_ecc_scrub(0x28000000, 0x2bffffff);
|
|
+ ddrc_inline_ecc_scrub(0x48000000, 0x4bffffff);
|
|
+ ddrc_inline_ecc_scrub(0xc000000, 0xfffffff);
|
|
+ ddrc_inline_ecc_scrub(0x2c000000, 0x2fffffff);
|
|
+ ddrc_inline_ecc_scrub(0x4c000000, 0x4fffffff);
|
|
+ ddrc_inline_ecc_scrub(0x10000000, 0x13ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x30000000, 0x33ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x50000000, 0x53ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x14000000, 0x17ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x34000000, 0x37ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x54000000, 0x57ffffff);
|
|
+ ddrc_inline_ecc_scrub(0x18000000, 0x1bffffff);
|
|
+ ddrc_inline_ecc_scrub(0x38000000, 0x3bffffff);
|
|
+ ddrc_inline_ecc_scrub(0x58000000, 0x5bffffff);
|
|
+ ddrc_inline_ecc_scrub_end(0x0, 0x5fffffff);
|
|
+}
|
|
+#endif
|
|
+#endif
|
|
diff --git a/board/freescale/imx8mp_olimex/lpddr4_timing_ndm.c b/board/freescale/imx8mp_olimex/lpddr4_timing_ndm.c
|
|
new file mode 100644
|
|
index 00000000000..4765618afde
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/lpddr4_timing_ndm.c
|
|
@@ -0,0 +1,1853 @@
|
|
+/*
|
|
+ * Copyright 2021 NXP
|
|
+ *
|
|
+ * SPDX-License-Identifier: GPL-2.0+
|
|
+ *
|
|
+ * Generated code from MX8M_DDR_tool
|
|
+ *
|
|
+ * Align with uboot version:
|
|
+ * imx_v2019.04_5.4.x and above version
|
|
+ * For imx_v2018.03_4.14.78_1.0.0_ga ~ imx_v2018.04_4.19.35_1.1.0_ga:
|
|
+ * please replace #include <asm/arch/ddr.h> with #include <asm/arch/imx8m_ddr.h>
|
|
+ */
|
|
+
|
|
+#include <linux/kernel.h>
|
|
+#include <asm/arch/ddr.h>
|
|
+
|
|
+struct dram_cfg_param ddr_ddrc_cfg[] = {
|
|
+ /** Initialize DDRC registers **/
|
|
+ { 0x3d400304, 0x1 },
|
|
+ { 0x3d400030, 0x1 },
|
|
+ { 0x3d400000, 0xa3080020 },
|
|
+ { 0x3d400020, 0x1223 },
|
|
+ { 0x3d400024, 0x186a000 },
|
|
+ { 0x3d400064, 0x610130 },
|
|
+ { 0x3d400070, 0x1027f10 },
|
|
+ { 0x3d400074, 0x7b0 },
|
|
+ { 0x3d4000d0, 0xc003061c },
|
|
+ { 0x3d4000d4, 0x9e0000 },
|
|
+ { 0x3d4000dc, 0xd4002d },
|
|
+ { 0x3d4000e0, 0x330000 },
|
|
+ { 0x3d4000e8, 0x660048 },
|
|
+ { 0x3d4000ec, 0x160048 },
|
|
+ { 0x3d400100, 0x1a201b22 },
|
|
+ { 0x3d400104, 0x60633 },
|
|
+ { 0x3d40010c, 0xc0c000 },
|
|
+ { 0x3d400110, 0xf04080f },
|
|
+ { 0x3d400114, 0x2040c0c },
|
|
+ { 0x3d400118, 0x1010007 },
|
|
+ { 0x3d40011c, 0x401 },
|
|
+ { 0x3d400130, 0x20600 },
|
|
+ { 0x3d400134, 0xe100002 },
|
|
+ { 0x3d400138, 0x136 },
|
|
+ { 0x3d400144, 0xa00050 },
|
|
+ { 0x3d400180, 0x3200018 },
|
|
+ { 0x3d400184, 0x28061a8 },
|
|
+ { 0x3d400188, 0x0 },
|
|
+ { 0x3d400190, 0x497820a },
|
|
+ { 0x3d400194, 0x80303 },
|
|
+ { 0x3d4001b4, 0x170a },
|
|
+ { 0x3d4001a0, 0xe0400018 },
|
|
+ { 0x3d4001a4, 0xdf00e4 },
|
|
+ { 0x3d4001a8, 0x80000000 },
|
|
+ { 0x3d4001b0, 0x11 },
|
|
+ { 0x3d4001c0, 0x1 },
|
|
+ { 0x3d4001c4, 0x1 },
|
|
+ { 0x3d4000f4, 0xc99 },
|
|
+ { 0x3d400108, 0x70e1617 },
|
|
+ { 0x3d400200, 0x16 },
|
|
+ { 0x3d40020c, 0x0 },
|
|
+ { 0x3d400210, 0x1f1f },
|
|
+ { 0x3d400204, 0x80808 },
|
|
+ { 0x3d400214, 0x7070707 },
|
|
+ { 0x3d400218, 0x68070707 },
|
|
+ { 0x3d40021c, 0xf08 },
|
|
+ { 0x3d400250, 0x1705 },
|
|
+ { 0x3d400254, 0x2c },
|
|
+ { 0x3d40025c, 0x4000030 },
|
|
+ { 0x3d400264, 0x900093e7 },
|
|
+ { 0x3d40026c, 0x2005574 },
|
|
+ { 0x3d400400, 0x111 },
|
|
+ { 0x3d400404, 0x72ff },
|
|
+ { 0x3d400408, 0x72ff },
|
|
+ { 0x3d400494, 0x2100e07 },
|
|
+ { 0x3d400498, 0x620096 },
|
|
+ { 0x3d40049c, 0x1100e07 },
|
|
+ { 0x3d4004a0, 0xc8012c },
|
|
+ { 0x3d402020, 0x1021 },
|
|
+ { 0x3d402024, 0x30d400 },
|
|
+ { 0x3d402050, 0x20d000 },
|
|
+ { 0x3d402064, 0xc0026 },
|
|
+ { 0x3d4020dc, 0x840000 },
|
|
+ { 0x3d4020e0, 0x330000 },
|
|
+ { 0x3d4020e8, 0x660048 },
|
|
+ { 0x3d4020ec, 0x160048 },
|
|
+ { 0x3d402100, 0xa040305 },
|
|
+ { 0x3d402104, 0x30407 },
|
|
+ { 0x3d402108, 0x203060b },
|
|
+ { 0x3d40210c, 0x505000 },
|
|
+ { 0x3d402110, 0x2040202 },
|
|
+ { 0x3d402114, 0x2030202 },
|
|
+ { 0x3d402118, 0x1010004 },
|
|
+ { 0x3d40211c, 0x301 },
|
|
+ { 0x3d402130, 0x20300 },
|
|
+ { 0x3d402134, 0xa100002 },
|
|
+ { 0x3d402138, 0x27 },
|
|
+ { 0x3d402144, 0x14000a },
|
|
+ { 0x3d402180, 0x640004 },
|
|
+ { 0x3d402190, 0x3818200 },
|
|
+ { 0x3d402194, 0x80303 },
|
|
+ { 0x3d4021b4, 0x100 },
|
|
+ { 0x3d4020f4, 0xc99 },
|
|
+ { 0x3d403020, 0x1021 },
|
|
+ { 0x3d403024, 0xc3500 },
|
|
+ { 0x3d403050, 0x20d000 },
|
|
+ { 0x3d403064, 0x3000a },
|
|
+ { 0x3d4030dc, 0x840000 },
|
|
+ { 0x3d4030e0, 0x330000 },
|
|
+ { 0x3d4030e8, 0x660048 },
|
|
+ { 0x3d4030ec, 0x160048 },
|
|
+ { 0x3d403100, 0xa010102 },
|
|
+ { 0x3d403104, 0x30404 },
|
|
+ { 0x3d403108, 0x203060b },
|
|
+ { 0x3d40310c, 0x505000 },
|
|
+ { 0x3d403110, 0x2040202 },
|
|
+ { 0x3d403114, 0x2030202 },
|
|
+ { 0x3d403118, 0x1010004 },
|
|
+ { 0x3d40311c, 0x301 },
|
|
+ { 0x3d403130, 0x20300 },
|
|
+ { 0x3d403134, 0xa100002 },
|
|
+ { 0x3d403138, 0xa },
|
|
+ { 0x3d403144, 0x50003 },
|
|
+ { 0x3d403180, 0x190004 },
|
|
+ { 0x3d403190, 0x3818200 },
|
|
+ { 0x3d403194, 0x80303 },
|
|
+ { 0x3d4031b4, 0x100 },
|
|
+ { 0x3d4030f4, 0xc99 },
|
|
+ { 0x3d400028, 0x0 },
|
|
+};
|
|
+
|
|
+/* PHY Initialize Configuration */
|
|
+struct dram_cfg_param ddr_ddrphy_cfg[] = {
|
|
+ { 0x100a0, 0x0 },
|
|
+ { 0x100a1, 0x1 },
|
|
+ { 0x100a2, 0x2 },
|
|
+ { 0x100a3, 0x3 },
|
|
+ { 0x100a4, 0x4 },
|
|
+ { 0x100a5, 0x5 },
|
|
+ { 0x100a6, 0x6 },
|
|
+ { 0x100a7, 0x7 },
|
|
+ { 0x110a0, 0x0 },
|
|
+ { 0x110a1, 0x1 },
|
|
+ { 0x110a2, 0x3 },
|
|
+ { 0x110a3, 0x4 },
|
|
+ { 0x110a4, 0x5 },
|
|
+ { 0x110a5, 0x2 },
|
|
+ { 0x110a6, 0x7 },
|
|
+ { 0x110a7, 0x6 },
|
|
+ { 0x120a0, 0x0 },
|
|
+ { 0x120a1, 0x1 },
|
|
+ { 0x120a2, 0x3 },
|
|
+ { 0x120a3, 0x2 },
|
|
+ { 0x120a4, 0x5 },
|
|
+ { 0x120a5, 0x4 },
|
|
+ { 0x120a6, 0x7 },
|
|
+ { 0x120a7, 0x6 },
|
|
+ { 0x130a0, 0x0 },
|
|
+ { 0x130a1, 0x1 },
|
|
+ { 0x130a2, 0x2 },
|
|
+ { 0x130a3, 0x3 },
|
|
+ { 0x130a4, 0x4 },
|
|
+ { 0x130a5, 0x5 },
|
|
+ { 0x130a6, 0x6 },
|
|
+ { 0x130a7, 0x7 },
|
|
+ { 0x1005f, 0x1ff },
|
|
+ { 0x1015f, 0x1ff },
|
|
+ { 0x1105f, 0x1ff },
|
|
+ { 0x1115f, 0x1ff },
|
|
+ { 0x1205f, 0x1ff },
|
|
+ { 0x1215f, 0x1ff },
|
|
+ { 0x1305f, 0x1ff },
|
|
+ { 0x1315f, 0x1ff },
|
|
+ { 0x11005f, 0x1ff },
|
|
+ { 0x11015f, 0x1ff },
|
|
+ { 0x11105f, 0x1ff },
|
|
+ { 0x11115f, 0x1ff },
|
|
+ { 0x11205f, 0x1ff },
|
|
+ { 0x11215f, 0x1ff },
|
|
+ { 0x11305f, 0x1ff },
|
|
+ { 0x11315f, 0x1ff },
|
|
+ { 0x21005f, 0x1ff },
|
|
+ { 0x21015f, 0x1ff },
|
|
+ { 0x21105f, 0x1ff },
|
|
+ { 0x21115f, 0x1ff },
|
|
+ { 0x21205f, 0x1ff },
|
|
+ { 0x21215f, 0x1ff },
|
|
+ { 0x21305f, 0x1ff },
|
|
+ { 0x21315f, 0x1ff },
|
|
+ { 0x55, 0x1ff },
|
|
+ { 0x1055, 0x1ff },
|
|
+ { 0x2055, 0x1ff },
|
|
+ { 0x3055, 0x1ff },
|
|
+ { 0x4055, 0x1ff },
|
|
+ { 0x5055, 0x1ff },
|
|
+ { 0x6055, 0x1ff },
|
|
+ { 0x7055, 0x1ff },
|
|
+ { 0x8055, 0x1ff },
|
|
+ { 0x9055, 0x1ff },
|
|
+ { 0x200c5, 0x19 },
|
|
+ { 0x1200c5, 0x7 },
|
|
+ { 0x2200c5, 0x7 },
|
|
+ { 0x2002e, 0x2 },
|
|
+ { 0x12002e, 0x2 },
|
|
+ { 0x22002e, 0x2 },
|
|
+ { 0x90204, 0x0 },
|
|
+ { 0x190204, 0x0 },
|
|
+ { 0x290204, 0x0 },
|
|
+ { 0x20024, 0x1e3 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x120024, 0x1e3 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x220024, 0x1e3 },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x20056, 0x3 },
|
|
+ { 0x120056, 0x3 },
|
|
+ { 0x220056, 0x3 },
|
|
+ { 0x1004d, 0xe00 },
|
|
+ { 0x1014d, 0xe00 },
|
|
+ { 0x1104d, 0xe00 },
|
|
+ { 0x1114d, 0xe00 },
|
|
+ { 0x1204d, 0xe00 },
|
|
+ { 0x1214d, 0xe00 },
|
|
+ { 0x1304d, 0xe00 },
|
|
+ { 0x1314d, 0xe00 },
|
|
+ { 0x11004d, 0xe00 },
|
|
+ { 0x11014d, 0xe00 },
|
|
+ { 0x11104d, 0xe00 },
|
|
+ { 0x11114d, 0xe00 },
|
|
+ { 0x11204d, 0xe00 },
|
|
+ { 0x11214d, 0xe00 },
|
|
+ { 0x11304d, 0xe00 },
|
|
+ { 0x11314d, 0xe00 },
|
|
+ { 0x21004d, 0xe00 },
|
|
+ { 0x21014d, 0xe00 },
|
|
+ { 0x21104d, 0xe00 },
|
|
+ { 0x21114d, 0xe00 },
|
|
+ { 0x21204d, 0xe00 },
|
|
+ { 0x21214d, 0xe00 },
|
|
+ { 0x21304d, 0xe00 },
|
|
+ { 0x21314d, 0xe00 },
|
|
+ { 0x10049, 0xeba },
|
|
+ { 0x10149, 0xeba },
|
|
+ { 0x11049, 0xeba },
|
|
+ { 0x11149, 0xeba },
|
|
+ { 0x12049, 0xeba },
|
|
+ { 0x12149, 0xeba },
|
|
+ { 0x13049, 0xeba },
|
|
+ { 0x13149, 0xeba },
|
|
+ { 0x110049, 0xeba },
|
|
+ { 0x110149, 0xeba },
|
|
+ { 0x111049, 0xeba },
|
|
+ { 0x111149, 0xeba },
|
|
+ { 0x112049, 0xeba },
|
|
+ { 0x112149, 0xeba },
|
|
+ { 0x113049, 0xeba },
|
|
+ { 0x113149, 0xeba },
|
|
+ { 0x210049, 0xeba },
|
|
+ { 0x210149, 0xeba },
|
|
+ { 0x211049, 0xeba },
|
|
+ { 0x211149, 0xeba },
|
|
+ { 0x212049, 0xeba },
|
|
+ { 0x212149, 0xeba },
|
|
+ { 0x213049, 0xeba },
|
|
+ { 0x213149, 0xeba },
|
|
+ { 0x43, 0x63 },
|
|
+ { 0x1043, 0x63 },
|
|
+ { 0x2043, 0x63 },
|
|
+ { 0x3043, 0x63 },
|
|
+ { 0x4043, 0x63 },
|
|
+ { 0x5043, 0x63 },
|
|
+ { 0x6043, 0x63 },
|
|
+ { 0x7043, 0x63 },
|
|
+ { 0x8043, 0x63 },
|
|
+ { 0x9043, 0x63 },
|
|
+ { 0x20018, 0x3 },
|
|
+ { 0x20075, 0x4 },
|
|
+ { 0x20050, 0x0 },
|
|
+ { 0x20008, 0x320 },
|
|
+ { 0x120008, 0x64 },
|
|
+ { 0x220008, 0x19 },
|
|
+ { 0x20088, 0x9 },
|
|
+ { 0x200b2, 0x104 },
|
|
+ { 0x10043, 0x5a1 },
|
|
+ { 0x10143, 0x5a1 },
|
|
+ { 0x11043, 0x5a1 },
|
|
+ { 0x11143, 0x5a1 },
|
|
+ { 0x12043, 0x5a1 },
|
|
+ { 0x12143, 0x5a1 },
|
|
+ { 0x13043, 0x5a1 },
|
|
+ { 0x13143, 0x5a1 },
|
|
+ { 0x1200b2, 0x104 },
|
|
+ { 0x110043, 0x5a1 },
|
|
+ { 0x110143, 0x5a1 },
|
|
+ { 0x111043, 0x5a1 },
|
|
+ { 0x111143, 0x5a1 },
|
|
+ { 0x112043, 0x5a1 },
|
|
+ { 0x112143, 0x5a1 },
|
|
+ { 0x113043, 0x5a1 },
|
|
+ { 0x113143, 0x5a1 },
|
|
+ { 0x2200b2, 0x104 },
|
|
+ { 0x210043, 0x5a1 },
|
|
+ { 0x210143, 0x5a1 },
|
|
+ { 0x211043, 0x5a1 },
|
|
+ { 0x211143, 0x5a1 },
|
|
+ { 0x212043, 0x5a1 },
|
|
+ { 0x212143, 0x5a1 },
|
|
+ { 0x213043, 0x5a1 },
|
|
+ { 0x213143, 0x5a1 },
|
|
+ { 0x200fa, 0x1 },
|
|
+ { 0x1200fa, 0x1 },
|
|
+ { 0x2200fa, 0x1 },
|
|
+ { 0x20019, 0x1 },
|
|
+ { 0x120019, 0x1 },
|
|
+ { 0x220019, 0x1 },
|
|
+ { 0x200f0, 0x660 },
|
|
+ { 0x200f1, 0x0 },
|
|
+ { 0x200f2, 0x4444 },
|
|
+ { 0x200f3, 0x8888 },
|
|
+ { 0x200f4, 0x5665 },
|
|
+ { 0x200f5, 0x0 },
|
|
+ { 0x200f6, 0x0 },
|
|
+ { 0x200f7, 0xf000 },
|
|
+ { 0x20025, 0x0 },
|
|
+ { 0x2002d, 0x0 },
|
|
+ { 0x12002d, 0x0 },
|
|
+ { 0x22002d, 0x0 },
|
|
+ { 0x2007d, 0x212 },
|
|
+ { 0x12007d, 0x212 },
|
|
+ { 0x22007d, 0x212 },
|
|
+ { 0x2007c, 0x61 },
|
|
+ { 0x12007c, 0x61 },
|
|
+ { 0x22007c, 0x61 },
|
|
+ { 0x1004a, 0x500 },
|
|
+ { 0x1104a, 0x500 },
|
|
+ { 0x1204a, 0x500 },
|
|
+ { 0x1304a, 0x500 },
|
|
+ { 0x2002c, 0x0 },
|
|
+};
|
|
+
|
|
+/* ddr phy trained csr */
|
|
+struct dram_cfg_param ddr_ddrphy_trained_csr[] = {
|
|
+ { 0x200b2, 0x0 },
|
|
+ { 0x1200b2, 0x0 },
|
|
+ { 0x2200b2, 0x0 },
|
|
+ { 0x200cb, 0x0 },
|
|
+ { 0x10043, 0x0 },
|
|
+ { 0x110043, 0x0 },
|
|
+ { 0x210043, 0x0 },
|
|
+ { 0x10143, 0x0 },
|
|
+ { 0x110143, 0x0 },
|
|
+ { 0x210143, 0x0 },
|
|
+ { 0x11043, 0x0 },
|
|
+ { 0x111043, 0x0 },
|
|
+ { 0x211043, 0x0 },
|
|
+ { 0x11143, 0x0 },
|
|
+ { 0x111143, 0x0 },
|
|
+ { 0x211143, 0x0 },
|
|
+ { 0x12043, 0x0 },
|
|
+ { 0x112043, 0x0 },
|
|
+ { 0x212043, 0x0 },
|
|
+ { 0x12143, 0x0 },
|
|
+ { 0x112143, 0x0 },
|
|
+ { 0x212143, 0x0 },
|
|
+ { 0x13043, 0x0 },
|
|
+ { 0x113043, 0x0 },
|
|
+ { 0x213043, 0x0 },
|
|
+ { 0x13143, 0x0 },
|
|
+ { 0x113143, 0x0 },
|
|
+ { 0x213143, 0x0 },
|
|
+ { 0x80, 0x0 },
|
|
+ { 0x100080, 0x0 },
|
|
+ { 0x200080, 0x0 },
|
|
+ { 0x1080, 0x0 },
|
|
+ { 0x101080, 0x0 },
|
|
+ { 0x201080, 0x0 },
|
|
+ { 0x2080, 0x0 },
|
|
+ { 0x102080, 0x0 },
|
|
+ { 0x202080, 0x0 },
|
|
+ { 0x3080, 0x0 },
|
|
+ { 0x103080, 0x0 },
|
|
+ { 0x203080, 0x0 },
|
|
+ { 0x4080, 0x0 },
|
|
+ { 0x104080, 0x0 },
|
|
+ { 0x204080, 0x0 },
|
|
+ { 0x5080, 0x0 },
|
|
+ { 0x105080, 0x0 },
|
|
+ { 0x205080, 0x0 },
|
|
+ { 0x6080, 0x0 },
|
|
+ { 0x106080, 0x0 },
|
|
+ { 0x206080, 0x0 },
|
|
+ { 0x7080, 0x0 },
|
|
+ { 0x107080, 0x0 },
|
|
+ { 0x207080, 0x0 },
|
|
+ { 0x8080, 0x0 },
|
|
+ { 0x108080, 0x0 },
|
|
+ { 0x208080, 0x0 },
|
|
+ { 0x9080, 0x0 },
|
|
+ { 0x109080, 0x0 },
|
|
+ { 0x209080, 0x0 },
|
|
+ { 0x10080, 0x0 },
|
|
+ { 0x110080, 0x0 },
|
|
+ { 0x210080, 0x0 },
|
|
+ { 0x10180, 0x0 },
|
|
+ { 0x110180, 0x0 },
|
|
+ { 0x210180, 0x0 },
|
|
+ { 0x11080, 0x0 },
|
|
+ { 0x111080, 0x0 },
|
|
+ { 0x211080, 0x0 },
|
|
+ { 0x11180, 0x0 },
|
|
+ { 0x111180, 0x0 },
|
|
+ { 0x211180, 0x0 },
|
|
+ { 0x12080, 0x0 },
|
|
+ { 0x112080, 0x0 },
|
|
+ { 0x212080, 0x0 },
|
|
+ { 0x12180, 0x0 },
|
|
+ { 0x112180, 0x0 },
|
|
+ { 0x212180, 0x0 },
|
|
+ { 0x13080, 0x0 },
|
|
+ { 0x113080, 0x0 },
|
|
+ { 0x213080, 0x0 },
|
|
+ { 0x13180, 0x0 },
|
|
+ { 0x113180, 0x0 },
|
|
+ { 0x213180, 0x0 },
|
|
+ { 0x10081, 0x0 },
|
|
+ { 0x110081, 0x0 },
|
|
+ { 0x210081, 0x0 },
|
|
+ { 0x10181, 0x0 },
|
|
+ { 0x110181, 0x0 },
|
|
+ { 0x210181, 0x0 },
|
|
+ { 0x11081, 0x0 },
|
|
+ { 0x111081, 0x0 },
|
|
+ { 0x211081, 0x0 },
|
|
+ { 0x11181, 0x0 },
|
|
+ { 0x111181, 0x0 },
|
|
+ { 0x211181, 0x0 },
|
|
+ { 0x12081, 0x0 },
|
|
+ { 0x112081, 0x0 },
|
|
+ { 0x212081, 0x0 },
|
|
+ { 0x12181, 0x0 },
|
|
+ { 0x112181, 0x0 },
|
|
+ { 0x212181, 0x0 },
|
|
+ { 0x13081, 0x0 },
|
|
+ { 0x113081, 0x0 },
|
|
+ { 0x213081, 0x0 },
|
|
+ { 0x13181, 0x0 },
|
|
+ { 0x113181, 0x0 },
|
|
+ { 0x213181, 0x0 },
|
|
+ { 0x100d0, 0x0 },
|
|
+ { 0x1100d0, 0x0 },
|
|
+ { 0x2100d0, 0x0 },
|
|
+ { 0x101d0, 0x0 },
|
|
+ { 0x1101d0, 0x0 },
|
|
+ { 0x2101d0, 0x0 },
|
|
+ { 0x110d0, 0x0 },
|
|
+ { 0x1110d0, 0x0 },
|
|
+ { 0x2110d0, 0x0 },
|
|
+ { 0x111d0, 0x0 },
|
|
+ { 0x1111d0, 0x0 },
|
|
+ { 0x2111d0, 0x0 },
|
|
+ { 0x120d0, 0x0 },
|
|
+ { 0x1120d0, 0x0 },
|
|
+ { 0x2120d0, 0x0 },
|
|
+ { 0x121d0, 0x0 },
|
|
+ { 0x1121d0, 0x0 },
|
|
+ { 0x2121d0, 0x0 },
|
|
+ { 0x130d0, 0x0 },
|
|
+ { 0x1130d0, 0x0 },
|
|
+ { 0x2130d0, 0x0 },
|
|
+ { 0x131d0, 0x0 },
|
|
+ { 0x1131d0, 0x0 },
|
|
+ { 0x2131d0, 0x0 },
|
|
+ { 0x100d1, 0x0 },
|
|
+ { 0x1100d1, 0x0 },
|
|
+ { 0x2100d1, 0x0 },
|
|
+ { 0x101d1, 0x0 },
|
|
+ { 0x1101d1, 0x0 },
|
|
+ { 0x2101d1, 0x0 },
|
|
+ { 0x110d1, 0x0 },
|
|
+ { 0x1110d1, 0x0 },
|
|
+ { 0x2110d1, 0x0 },
|
|
+ { 0x111d1, 0x0 },
|
|
+ { 0x1111d1, 0x0 },
|
|
+ { 0x2111d1, 0x0 },
|
|
+ { 0x120d1, 0x0 },
|
|
+ { 0x1120d1, 0x0 },
|
|
+ { 0x2120d1, 0x0 },
|
|
+ { 0x121d1, 0x0 },
|
|
+ { 0x1121d1, 0x0 },
|
|
+ { 0x2121d1, 0x0 },
|
|
+ { 0x130d1, 0x0 },
|
|
+ { 0x1130d1, 0x0 },
|
|
+ { 0x2130d1, 0x0 },
|
|
+ { 0x131d1, 0x0 },
|
|
+ { 0x1131d1, 0x0 },
|
|
+ { 0x2131d1, 0x0 },
|
|
+ { 0x10068, 0x0 },
|
|
+ { 0x10168, 0x0 },
|
|
+ { 0x10268, 0x0 },
|
|
+ { 0x10368, 0x0 },
|
|
+ { 0x10468, 0x0 },
|
|
+ { 0x10568, 0x0 },
|
|
+ { 0x10668, 0x0 },
|
|
+ { 0x10768, 0x0 },
|
|
+ { 0x10868, 0x0 },
|
|
+ { 0x11068, 0x0 },
|
|
+ { 0x11168, 0x0 },
|
|
+ { 0x11268, 0x0 },
|
|
+ { 0x11368, 0x0 },
|
|
+ { 0x11468, 0x0 },
|
|
+ { 0x11568, 0x0 },
|
|
+ { 0x11668, 0x0 },
|
|
+ { 0x11768, 0x0 },
|
|
+ { 0x11868, 0x0 },
|
|
+ { 0x12068, 0x0 },
|
|
+ { 0x12168, 0x0 },
|
|
+ { 0x12268, 0x0 },
|
|
+ { 0x12368, 0x0 },
|
|
+ { 0x12468, 0x0 },
|
|
+ { 0x12568, 0x0 },
|
|
+ { 0x12668, 0x0 },
|
|
+ { 0x12768, 0x0 },
|
|
+ { 0x12868, 0x0 },
|
|
+ { 0x13068, 0x0 },
|
|
+ { 0x13168, 0x0 },
|
|
+ { 0x13268, 0x0 },
|
|
+ { 0x13368, 0x0 },
|
|
+ { 0x13468, 0x0 },
|
|
+ { 0x13568, 0x0 },
|
|
+ { 0x13668, 0x0 },
|
|
+ { 0x13768, 0x0 },
|
|
+ { 0x13868, 0x0 },
|
|
+ { 0x10069, 0x0 },
|
|
+ { 0x10169, 0x0 },
|
|
+ { 0x10269, 0x0 },
|
|
+ { 0x10369, 0x0 },
|
|
+ { 0x10469, 0x0 },
|
|
+ { 0x10569, 0x0 },
|
|
+ { 0x10669, 0x0 },
|
|
+ { 0x10769, 0x0 },
|
|
+ { 0x10869, 0x0 },
|
|
+ { 0x11069, 0x0 },
|
|
+ { 0x11169, 0x0 },
|
|
+ { 0x11269, 0x0 },
|
|
+ { 0x11369, 0x0 },
|
|
+ { 0x11469, 0x0 },
|
|
+ { 0x11569, 0x0 },
|
|
+ { 0x11669, 0x0 },
|
|
+ { 0x11769, 0x0 },
|
|
+ { 0x11869, 0x0 },
|
|
+ { 0x12069, 0x0 },
|
|
+ { 0x12169, 0x0 },
|
|
+ { 0x12269, 0x0 },
|
|
+ { 0x12369, 0x0 },
|
|
+ { 0x12469, 0x0 },
|
|
+ { 0x12569, 0x0 },
|
|
+ { 0x12669, 0x0 },
|
|
+ { 0x12769, 0x0 },
|
|
+ { 0x12869, 0x0 },
|
|
+ { 0x13069, 0x0 },
|
|
+ { 0x13169, 0x0 },
|
|
+ { 0x13269, 0x0 },
|
|
+ { 0x13369, 0x0 },
|
|
+ { 0x13469, 0x0 },
|
|
+ { 0x13569, 0x0 },
|
|
+ { 0x13669, 0x0 },
|
|
+ { 0x13769, 0x0 },
|
|
+ { 0x13869, 0x0 },
|
|
+ { 0x1008c, 0x0 },
|
|
+ { 0x11008c, 0x0 },
|
|
+ { 0x21008c, 0x0 },
|
|
+ { 0x1018c, 0x0 },
|
|
+ { 0x11018c, 0x0 },
|
|
+ { 0x21018c, 0x0 },
|
|
+ { 0x1108c, 0x0 },
|
|
+ { 0x11108c, 0x0 },
|
|
+ { 0x21108c, 0x0 },
|
|
+ { 0x1118c, 0x0 },
|
|
+ { 0x11118c, 0x0 },
|
|
+ { 0x21118c, 0x0 },
|
|
+ { 0x1208c, 0x0 },
|
|
+ { 0x11208c, 0x0 },
|
|
+ { 0x21208c, 0x0 },
|
|
+ { 0x1218c, 0x0 },
|
|
+ { 0x11218c, 0x0 },
|
|
+ { 0x21218c, 0x0 },
|
|
+ { 0x1308c, 0x0 },
|
|
+ { 0x11308c, 0x0 },
|
|
+ { 0x21308c, 0x0 },
|
|
+ { 0x1318c, 0x0 },
|
|
+ { 0x11318c, 0x0 },
|
|
+ { 0x21318c, 0x0 },
|
|
+ { 0x1008d, 0x0 },
|
|
+ { 0x11008d, 0x0 },
|
|
+ { 0x21008d, 0x0 },
|
|
+ { 0x1018d, 0x0 },
|
|
+ { 0x11018d, 0x0 },
|
|
+ { 0x21018d, 0x0 },
|
|
+ { 0x1108d, 0x0 },
|
|
+ { 0x11108d, 0x0 },
|
|
+ { 0x21108d, 0x0 },
|
|
+ { 0x1118d, 0x0 },
|
|
+ { 0x11118d, 0x0 },
|
|
+ { 0x21118d, 0x0 },
|
|
+ { 0x1208d, 0x0 },
|
|
+ { 0x11208d, 0x0 },
|
|
+ { 0x21208d, 0x0 },
|
|
+ { 0x1218d, 0x0 },
|
|
+ { 0x11218d, 0x0 },
|
|
+ { 0x21218d, 0x0 },
|
|
+ { 0x1308d, 0x0 },
|
|
+ { 0x11308d, 0x0 },
|
|
+ { 0x21308d, 0x0 },
|
|
+ { 0x1318d, 0x0 },
|
|
+ { 0x11318d, 0x0 },
|
|
+ { 0x21318d, 0x0 },
|
|
+ { 0x100c0, 0x0 },
|
|
+ { 0x1100c0, 0x0 },
|
|
+ { 0x2100c0, 0x0 },
|
|
+ { 0x101c0, 0x0 },
|
|
+ { 0x1101c0, 0x0 },
|
|
+ { 0x2101c0, 0x0 },
|
|
+ { 0x102c0, 0x0 },
|
|
+ { 0x1102c0, 0x0 },
|
|
+ { 0x2102c0, 0x0 },
|
|
+ { 0x103c0, 0x0 },
|
|
+ { 0x1103c0, 0x0 },
|
|
+ { 0x2103c0, 0x0 },
|
|
+ { 0x104c0, 0x0 },
|
|
+ { 0x1104c0, 0x0 },
|
|
+ { 0x2104c0, 0x0 },
|
|
+ { 0x105c0, 0x0 },
|
|
+ { 0x1105c0, 0x0 },
|
|
+ { 0x2105c0, 0x0 },
|
|
+ { 0x106c0, 0x0 },
|
|
+ { 0x1106c0, 0x0 },
|
|
+ { 0x2106c0, 0x0 },
|
|
+ { 0x107c0, 0x0 },
|
|
+ { 0x1107c0, 0x0 },
|
|
+ { 0x2107c0, 0x0 },
|
|
+ { 0x108c0, 0x0 },
|
|
+ { 0x1108c0, 0x0 },
|
|
+ { 0x2108c0, 0x0 },
|
|
+ { 0x110c0, 0x0 },
|
|
+ { 0x1110c0, 0x0 },
|
|
+ { 0x2110c0, 0x0 },
|
|
+ { 0x111c0, 0x0 },
|
|
+ { 0x1111c0, 0x0 },
|
|
+ { 0x2111c0, 0x0 },
|
|
+ { 0x112c0, 0x0 },
|
|
+ { 0x1112c0, 0x0 },
|
|
+ { 0x2112c0, 0x0 },
|
|
+ { 0x113c0, 0x0 },
|
|
+ { 0x1113c0, 0x0 },
|
|
+ { 0x2113c0, 0x0 },
|
|
+ { 0x114c0, 0x0 },
|
|
+ { 0x1114c0, 0x0 },
|
|
+ { 0x2114c0, 0x0 },
|
|
+ { 0x115c0, 0x0 },
|
|
+ { 0x1115c0, 0x0 },
|
|
+ { 0x2115c0, 0x0 },
|
|
+ { 0x116c0, 0x0 },
|
|
+ { 0x1116c0, 0x0 },
|
|
+ { 0x2116c0, 0x0 },
|
|
+ { 0x117c0, 0x0 },
|
|
+ { 0x1117c0, 0x0 },
|
|
+ { 0x2117c0, 0x0 },
|
|
+ { 0x118c0, 0x0 },
|
|
+ { 0x1118c0, 0x0 },
|
|
+ { 0x2118c0, 0x0 },
|
|
+ { 0x120c0, 0x0 },
|
|
+ { 0x1120c0, 0x0 },
|
|
+ { 0x2120c0, 0x0 },
|
|
+ { 0x121c0, 0x0 },
|
|
+ { 0x1121c0, 0x0 },
|
|
+ { 0x2121c0, 0x0 },
|
|
+ { 0x122c0, 0x0 },
|
|
+ { 0x1122c0, 0x0 },
|
|
+ { 0x2122c0, 0x0 },
|
|
+ { 0x123c0, 0x0 },
|
|
+ { 0x1123c0, 0x0 },
|
|
+ { 0x2123c0, 0x0 },
|
|
+ { 0x124c0, 0x0 },
|
|
+ { 0x1124c0, 0x0 },
|
|
+ { 0x2124c0, 0x0 },
|
|
+ { 0x125c0, 0x0 },
|
|
+ { 0x1125c0, 0x0 },
|
|
+ { 0x2125c0, 0x0 },
|
|
+ { 0x126c0, 0x0 },
|
|
+ { 0x1126c0, 0x0 },
|
|
+ { 0x2126c0, 0x0 },
|
|
+ { 0x127c0, 0x0 },
|
|
+ { 0x1127c0, 0x0 },
|
|
+ { 0x2127c0, 0x0 },
|
|
+ { 0x128c0, 0x0 },
|
|
+ { 0x1128c0, 0x0 },
|
|
+ { 0x2128c0, 0x0 },
|
|
+ { 0x130c0, 0x0 },
|
|
+ { 0x1130c0, 0x0 },
|
|
+ { 0x2130c0, 0x0 },
|
|
+ { 0x131c0, 0x0 },
|
|
+ { 0x1131c0, 0x0 },
|
|
+ { 0x2131c0, 0x0 },
|
|
+ { 0x132c0, 0x0 },
|
|
+ { 0x1132c0, 0x0 },
|
|
+ { 0x2132c0, 0x0 },
|
|
+ { 0x133c0, 0x0 },
|
|
+ { 0x1133c0, 0x0 },
|
|
+ { 0x2133c0, 0x0 },
|
|
+ { 0x134c0, 0x0 },
|
|
+ { 0x1134c0, 0x0 },
|
|
+ { 0x2134c0, 0x0 },
|
|
+ { 0x135c0, 0x0 },
|
|
+ { 0x1135c0, 0x0 },
|
|
+ { 0x2135c0, 0x0 },
|
|
+ { 0x136c0, 0x0 },
|
|
+ { 0x1136c0, 0x0 },
|
|
+ { 0x2136c0, 0x0 },
|
|
+ { 0x137c0, 0x0 },
|
|
+ { 0x1137c0, 0x0 },
|
|
+ { 0x2137c0, 0x0 },
|
|
+ { 0x138c0, 0x0 },
|
|
+ { 0x1138c0, 0x0 },
|
|
+ { 0x2138c0, 0x0 },
|
|
+ { 0x100c1, 0x0 },
|
|
+ { 0x1100c1, 0x0 },
|
|
+ { 0x2100c1, 0x0 },
|
|
+ { 0x101c1, 0x0 },
|
|
+ { 0x1101c1, 0x0 },
|
|
+ { 0x2101c1, 0x0 },
|
|
+ { 0x102c1, 0x0 },
|
|
+ { 0x1102c1, 0x0 },
|
|
+ { 0x2102c1, 0x0 },
|
|
+ { 0x103c1, 0x0 },
|
|
+ { 0x1103c1, 0x0 },
|
|
+ { 0x2103c1, 0x0 },
|
|
+ { 0x104c1, 0x0 },
|
|
+ { 0x1104c1, 0x0 },
|
|
+ { 0x2104c1, 0x0 },
|
|
+ { 0x105c1, 0x0 },
|
|
+ { 0x1105c1, 0x0 },
|
|
+ { 0x2105c1, 0x0 },
|
|
+ { 0x106c1, 0x0 },
|
|
+ { 0x1106c1, 0x0 },
|
|
+ { 0x2106c1, 0x0 },
|
|
+ { 0x107c1, 0x0 },
|
|
+ { 0x1107c1, 0x0 },
|
|
+ { 0x2107c1, 0x0 },
|
|
+ { 0x108c1, 0x0 },
|
|
+ { 0x1108c1, 0x0 },
|
|
+ { 0x2108c1, 0x0 },
|
|
+ { 0x110c1, 0x0 },
|
|
+ { 0x1110c1, 0x0 },
|
|
+ { 0x2110c1, 0x0 },
|
|
+ { 0x111c1, 0x0 },
|
|
+ { 0x1111c1, 0x0 },
|
|
+ { 0x2111c1, 0x0 },
|
|
+ { 0x112c1, 0x0 },
|
|
+ { 0x1112c1, 0x0 },
|
|
+ { 0x2112c1, 0x0 },
|
|
+ { 0x113c1, 0x0 },
|
|
+ { 0x1113c1, 0x0 },
|
|
+ { 0x2113c1, 0x0 },
|
|
+ { 0x114c1, 0x0 },
|
|
+ { 0x1114c1, 0x0 },
|
|
+ { 0x2114c1, 0x0 },
|
|
+ { 0x115c1, 0x0 },
|
|
+ { 0x1115c1, 0x0 },
|
|
+ { 0x2115c1, 0x0 },
|
|
+ { 0x116c1, 0x0 },
|
|
+ { 0x1116c1, 0x0 },
|
|
+ { 0x2116c1, 0x0 },
|
|
+ { 0x117c1, 0x0 },
|
|
+ { 0x1117c1, 0x0 },
|
|
+ { 0x2117c1, 0x0 },
|
|
+ { 0x118c1, 0x0 },
|
|
+ { 0x1118c1, 0x0 },
|
|
+ { 0x2118c1, 0x0 },
|
|
+ { 0x120c1, 0x0 },
|
|
+ { 0x1120c1, 0x0 },
|
|
+ { 0x2120c1, 0x0 },
|
|
+ { 0x121c1, 0x0 },
|
|
+ { 0x1121c1, 0x0 },
|
|
+ { 0x2121c1, 0x0 },
|
|
+ { 0x122c1, 0x0 },
|
|
+ { 0x1122c1, 0x0 },
|
|
+ { 0x2122c1, 0x0 },
|
|
+ { 0x123c1, 0x0 },
|
|
+ { 0x1123c1, 0x0 },
|
|
+ { 0x2123c1, 0x0 },
|
|
+ { 0x124c1, 0x0 },
|
|
+ { 0x1124c1, 0x0 },
|
|
+ { 0x2124c1, 0x0 },
|
|
+ { 0x125c1, 0x0 },
|
|
+ { 0x1125c1, 0x0 },
|
|
+ { 0x2125c1, 0x0 },
|
|
+ { 0x126c1, 0x0 },
|
|
+ { 0x1126c1, 0x0 },
|
|
+ { 0x2126c1, 0x0 },
|
|
+ { 0x127c1, 0x0 },
|
|
+ { 0x1127c1, 0x0 },
|
|
+ { 0x2127c1, 0x0 },
|
|
+ { 0x128c1, 0x0 },
|
|
+ { 0x1128c1, 0x0 },
|
|
+ { 0x2128c1, 0x0 },
|
|
+ { 0x130c1, 0x0 },
|
|
+ { 0x1130c1, 0x0 },
|
|
+ { 0x2130c1, 0x0 },
|
|
+ { 0x131c1, 0x0 },
|
|
+ { 0x1131c1, 0x0 },
|
|
+ { 0x2131c1, 0x0 },
|
|
+ { 0x132c1, 0x0 },
|
|
+ { 0x1132c1, 0x0 },
|
|
+ { 0x2132c1, 0x0 },
|
|
+ { 0x133c1, 0x0 },
|
|
+ { 0x1133c1, 0x0 },
|
|
+ { 0x2133c1, 0x0 },
|
|
+ { 0x134c1, 0x0 },
|
|
+ { 0x1134c1, 0x0 },
|
|
+ { 0x2134c1, 0x0 },
|
|
+ { 0x135c1, 0x0 },
|
|
+ { 0x1135c1, 0x0 },
|
|
+ { 0x2135c1, 0x0 },
|
|
+ { 0x136c1, 0x0 },
|
|
+ { 0x1136c1, 0x0 },
|
|
+ { 0x2136c1, 0x0 },
|
|
+ { 0x137c1, 0x0 },
|
|
+ { 0x1137c1, 0x0 },
|
|
+ { 0x2137c1, 0x0 },
|
|
+ { 0x138c1, 0x0 },
|
|
+ { 0x1138c1, 0x0 },
|
|
+ { 0x2138c1, 0x0 },
|
|
+ { 0x10020, 0x0 },
|
|
+ { 0x110020, 0x0 },
|
|
+ { 0x210020, 0x0 },
|
|
+ { 0x11020, 0x0 },
|
|
+ { 0x111020, 0x0 },
|
|
+ { 0x211020, 0x0 },
|
|
+ { 0x12020, 0x0 },
|
|
+ { 0x112020, 0x0 },
|
|
+ { 0x212020, 0x0 },
|
|
+ { 0x13020, 0x0 },
|
|
+ { 0x113020, 0x0 },
|
|
+ { 0x213020, 0x0 },
|
|
+ { 0x20072, 0x0 },
|
|
+ { 0x20073, 0x0 },
|
|
+ { 0x20074, 0x0 },
|
|
+ { 0x100aa, 0x0 },
|
|
+ { 0x110aa, 0x0 },
|
|
+ { 0x120aa, 0x0 },
|
|
+ { 0x130aa, 0x0 },
|
|
+ { 0x20010, 0x0 },
|
|
+ { 0x120010, 0x0 },
|
|
+ { 0x220010, 0x0 },
|
|
+ { 0x20011, 0x0 },
|
|
+ { 0x120011, 0x0 },
|
|
+ { 0x220011, 0x0 },
|
|
+ { 0x100ae, 0x0 },
|
|
+ { 0x1100ae, 0x0 },
|
|
+ { 0x2100ae, 0x0 },
|
|
+ { 0x100af, 0x0 },
|
|
+ { 0x1100af, 0x0 },
|
|
+ { 0x2100af, 0x0 },
|
|
+ { 0x110ae, 0x0 },
|
|
+ { 0x1110ae, 0x0 },
|
|
+ { 0x2110ae, 0x0 },
|
|
+ { 0x110af, 0x0 },
|
|
+ { 0x1110af, 0x0 },
|
|
+ { 0x2110af, 0x0 },
|
|
+ { 0x120ae, 0x0 },
|
|
+ { 0x1120ae, 0x0 },
|
|
+ { 0x2120ae, 0x0 },
|
|
+ { 0x120af, 0x0 },
|
|
+ { 0x1120af, 0x0 },
|
|
+ { 0x2120af, 0x0 },
|
|
+ { 0x130ae, 0x0 },
|
|
+ { 0x1130ae, 0x0 },
|
|
+ { 0x2130ae, 0x0 },
|
|
+ { 0x130af, 0x0 },
|
|
+ { 0x1130af, 0x0 },
|
|
+ { 0x2130af, 0x0 },
|
|
+ { 0x20020, 0x0 },
|
|
+ { 0x120020, 0x0 },
|
|
+ { 0x220020, 0x0 },
|
|
+ { 0x100a0, 0x0 },
|
|
+ { 0x100a1, 0x0 },
|
|
+ { 0x100a2, 0x0 },
|
|
+ { 0x100a3, 0x0 },
|
|
+ { 0x100a4, 0x0 },
|
|
+ { 0x100a5, 0x0 },
|
|
+ { 0x100a6, 0x0 },
|
|
+ { 0x100a7, 0x0 },
|
|
+ { 0x110a0, 0x0 },
|
|
+ { 0x110a1, 0x0 },
|
|
+ { 0x110a2, 0x0 },
|
|
+ { 0x110a3, 0x0 },
|
|
+ { 0x110a4, 0x0 },
|
|
+ { 0x110a5, 0x0 },
|
|
+ { 0x110a6, 0x0 },
|
|
+ { 0x110a7, 0x0 },
|
|
+ { 0x120a0, 0x0 },
|
|
+ { 0x120a1, 0x0 },
|
|
+ { 0x120a2, 0x0 },
|
|
+ { 0x120a3, 0x0 },
|
|
+ { 0x120a4, 0x0 },
|
|
+ { 0x120a5, 0x0 },
|
|
+ { 0x120a6, 0x0 },
|
|
+ { 0x120a7, 0x0 },
|
|
+ { 0x130a0, 0x0 },
|
|
+ { 0x130a1, 0x0 },
|
|
+ { 0x130a2, 0x0 },
|
|
+ { 0x130a3, 0x0 },
|
|
+ { 0x130a4, 0x0 },
|
|
+ { 0x130a5, 0x0 },
|
|
+ { 0x130a6, 0x0 },
|
|
+ { 0x130a7, 0x0 },
|
|
+ { 0x2007c, 0x0 },
|
|
+ { 0x12007c, 0x0 },
|
|
+ { 0x22007c, 0x0 },
|
|
+ { 0x2007d, 0x0 },
|
|
+ { 0x12007d, 0x0 },
|
|
+ { 0x22007d, 0x0 },
|
|
+ { 0x400fd, 0x0 },
|
|
+ { 0x400c0, 0x0 },
|
|
+ { 0x90201, 0x0 },
|
|
+ { 0x190201, 0x0 },
|
|
+ { 0x290201, 0x0 },
|
|
+ { 0x90202, 0x0 },
|
|
+ { 0x190202, 0x0 },
|
|
+ { 0x290202, 0x0 },
|
|
+ { 0x90203, 0x0 },
|
|
+ { 0x190203, 0x0 },
|
|
+ { 0x290203, 0x0 },
|
|
+ { 0x90204, 0x0 },
|
|
+ { 0x190204, 0x0 },
|
|
+ { 0x290204, 0x0 },
|
|
+ { 0x90205, 0x0 },
|
|
+ { 0x190205, 0x0 },
|
|
+ { 0x290205, 0x0 },
|
|
+ { 0x90206, 0x0 },
|
|
+ { 0x190206, 0x0 },
|
|
+ { 0x290206, 0x0 },
|
|
+ { 0x90207, 0x0 },
|
|
+ { 0x190207, 0x0 },
|
|
+ { 0x290207, 0x0 },
|
|
+ { 0x90208, 0x0 },
|
|
+ { 0x190208, 0x0 },
|
|
+ { 0x290208, 0x0 },
|
|
+ { 0x10062, 0x0 },
|
|
+ { 0x10162, 0x0 },
|
|
+ { 0x10262, 0x0 },
|
|
+ { 0x10362, 0x0 },
|
|
+ { 0x10462, 0x0 },
|
|
+ { 0x10562, 0x0 },
|
|
+ { 0x10662, 0x0 },
|
|
+ { 0x10762, 0x0 },
|
|
+ { 0x10862, 0x0 },
|
|
+ { 0x11062, 0x0 },
|
|
+ { 0x11162, 0x0 },
|
|
+ { 0x11262, 0x0 },
|
|
+ { 0x11362, 0x0 },
|
|
+ { 0x11462, 0x0 },
|
|
+ { 0x11562, 0x0 },
|
|
+ { 0x11662, 0x0 },
|
|
+ { 0x11762, 0x0 },
|
|
+ { 0x11862, 0x0 },
|
|
+ { 0x12062, 0x0 },
|
|
+ { 0x12162, 0x0 },
|
|
+ { 0x12262, 0x0 },
|
|
+ { 0x12362, 0x0 },
|
|
+ { 0x12462, 0x0 },
|
|
+ { 0x12562, 0x0 },
|
|
+ { 0x12662, 0x0 },
|
|
+ { 0x12762, 0x0 },
|
|
+ { 0x12862, 0x0 },
|
|
+ { 0x13062, 0x0 },
|
|
+ { 0x13162, 0x0 },
|
|
+ { 0x13262, 0x0 },
|
|
+ { 0x13362, 0x0 },
|
|
+ { 0x13462, 0x0 },
|
|
+ { 0x13562, 0x0 },
|
|
+ { 0x13662, 0x0 },
|
|
+ { 0x13762, 0x0 },
|
|
+ { 0x13862, 0x0 },
|
|
+ { 0x20077, 0x0 },
|
|
+ { 0x10001, 0x0 },
|
|
+ { 0x11001, 0x0 },
|
|
+ { 0x12001, 0x0 },
|
|
+ { 0x13001, 0x0 },
|
|
+ { 0x10040, 0x0 },
|
|
+ { 0x10140, 0x0 },
|
|
+ { 0x10240, 0x0 },
|
|
+ { 0x10340, 0x0 },
|
|
+ { 0x10440, 0x0 },
|
|
+ { 0x10540, 0x0 },
|
|
+ { 0x10640, 0x0 },
|
|
+ { 0x10740, 0x0 },
|
|
+ { 0x10840, 0x0 },
|
|
+ { 0x10030, 0x0 },
|
|
+ { 0x10130, 0x0 },
|
|
+ { 0x10230, 0x0 },
|
|
+ { 0x10330, 0x0 },
|
|
+ { 0x10430, 0x0 },
|
|
+ { 0x10530, 0x0 },
|
|
+ { 0x10630, 0x0 },
|
|
+ { 0x10730, 0x0 },
|
|
+ { 0x10830, 0x0 },
|
|
+ { 0x11040, 0x0 },
|
|
+ { 0x11140, 0x0 },
|
|
+ { 0x11240, 0x0 },
|
|
+ { 0x11340, 0x0 },
|
|
+ { 0x11440, 0x0 },
|
|
+ { 0x11540, 0x0 },
|
|
+ { 0x11640, 0x0 },
|
|
+ { 0x11740, 0x0 },
|
|
+ { 0x11840, 0x0 },
|
|
+ { 0x11030, 0x0 },
|
|
+ { 0x11130, 0x0 },
|
|
+ { 0x11230, 0x0 },
|
|
+ { 0x11330, 0x0 },
|
|
+ { 0x11430, 0x0 },
|
|
+ { 0x11530, 0x0 },
|
|
+ { 0x11630, 0x0 },
|
|
+ { 0x11730, 0x0 },
|
|
+ { 0x11830, 0x0 },
|
|
+ { 0x12040, 0x0 },
|
|
+ { 0x12140, 0x0 },
|
|
+ { 0x12240, 0x0 },
|
|
+ { 0x12340, 0x0 },
|
|
+ { 0x12440, 0x0 },
|
|
+ { 0x12540, 0x0 },
|
|
+ { 0x12640, 0x0 },
|
|
+ { 0x12740, 0x0 },
|
|
+ { 0x12840, 0x0 },
|
|
+ { 0x12030, 0x0 },
|
|
+ { 0x12130, 0x0 },
|
|
+ { 0x12230, 0x0 },
|
|
+ { 0x12330, 0x0 },
|
|
+ { 0x12430, 0x0 },
|
|
+ { 0x12530, 0x0 },
|
|
+ { 0x12630, 0x0 },
|
|
+ { 0x12730, 0x0 },
|
|
+ { 0x12830, 0x0 },
|
|
+ { 0x13040, 0x0 },
|
|
+ { 0x13140, 0x0 },
|
|
+ { 0x13240, 0x0 },
|
|
+ { 0x13340, 0x0 },
|
|
+ { 0x13440, 0x0 },
|
|
+ { 0x13540, 0x0 },
|
|
+ { 0x13640, 0x0 },
|
|
+ { 0x13740, 0x0 },
|
|
+ { 0x13840, 0x0 },
|
|
+ { 0x13030, 0x0 },
|
|
+ { 0x13130, 0x0 },
|
|
+ { 0x13230, 0x0 },
|
|
+ { 0x13330, 0x0 },
|
|
+ { 0x13430, 0x0 },
|
|
+ { 0x13530, 0x0 },
|
|
+ { 0x13630, 0x0 },
|
|
+ { 0x13730, 0x0 },
|
|
+ { 0x13830, 0x0 },
|
|
+};
|
|
+/* P0 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp0_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54003, 0xc80 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x131f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x2dd4 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x2dd4 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0xd400 },
|
|
+ { 0x54033, 0x332d },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0xd400 },
|
|
+ { 0x54039, 0x332d },
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+
|
|
+/* P1 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp1_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54002, 0x101 },
|
|
+ { 0x54003, 0x190 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x121f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x84 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x84 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0x8400 },
|
|
+ { 0x54033, 0x3300 },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0x8400 },
|
|
+ { 0x54039, 0x3300 },
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+
|
|
+/* P2 message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp2_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54002, 0x102 },
|
|
+ { 0x54003, 0x64 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x121f },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x84 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x84 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0x8400 },
|
|
+ { 0x54033, 0x3300 },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0x8400 },
|
|
+ { 0x54039, 0x3300 },
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+
|
|
+/* P0 2D message block paremeter for training firmware */
|
|
+struct dram_cfg_param ddr_fsp0_2d_cfg[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x54003, 0xc80 },
|
|
+ { 0x54004, 0x2 },
|
|
+ { 0x54005, 0x2228 },
|
|
+ { 0x54006, 0x14 },
|
|
+ { 0x54008, 0x61 },
|
|
+ { 0x54009, 0xc8 },
|
|
+ { 0x5400b, 0x2 },
|
|
+ { 0x5400d, 0x100 },
|
|
+ { 0x5400f, 0x100 },
|
|
+ { 0x54010, 0x1f7f },
|
|
+ { 0x54012, 0x310 },
|
|
+ { 0x54019, 0x2dd4 },
|
|
+ { 0x5401a, 0x33 },
|
|
+ { 0x5401b, 0x4866 },
|
|
+ { 0x5401c, 0x4800 },
|
|
+ { 0x5401e, 0x16 },
|
|
+ { 0x5401f, 0x2dd4 },
|
|
+ { 0x54020, 0x33 },
|
|
+ { 0x54021, 0x4866 },
|
|
+ { 0x54022, 0x4800 },
|
|
+ { 0x54024, 0x16 },
|
|
+ { 0x5402b, 0x1000 },
|
|
+ { 0x5402c, 0x3 },
|
|
+ { 0x54032, 0xd400 },
|
|
+ { 0x54033, 0x332d },
|
|
+ { 0x54034, 0x6600 },
|
|
+ { 0x54035, 0x48 },
|
|
+ { 0x54036, 0x48 },
|
|
+ { 0x54037, 0x1600 },
|
|
+ { 0x54038, 0xd400 },
|
|
+ { 0x54039, 0x332d },
|
|
+ { 0x5403a, 0x6600 },
|
|
+ { 0x5403b, 0x48 },
|
|
+ { 0x5403c, 0x48 },
|
|
+ { 0x5403d, 0x1600 },
|
|
+ { 0xd0000, 0x1 },
|
|
+};
|
|
+
|
|
+/* DRAM PHY init engine image */
|
|
+struct dram_cfg_param ddr_phy_pie[] = {
|
|
+ { 0xd0000, 0x0 },
|
|
+ { 0x90000, 0x10 },
|
|
+ { 0x90001, 0x400 },
|
|
+ { 0x90002, 0x10e },
|
|
+ { 0x90003, 0x0 },
|
|
+ { 0x90004, 0x0 },
|
|
+ { 0x90005, 0x8 },
|
|
+ { 0x90029, 0xb },
|
|
+ { 0x9002a, 0x480 },
|
|
+ { 0x9002b, 0x109 },
|
|
+ { 0x9002c, 0x8 },
|
|
+ { 0x9002d, 0x448 },
|
|
+ { 0x9002e, 0x139 },
|
|
+ { 0x9002f, 0x8 },
|
|
+ { 0x90030, 0x478 },
|
|
+ { 0x90031, 0x109 },
|
|
+ { 0x90032, 0x0 },
|
|
+ { 0x90033, 0xe8 },
|
|
+ { 0x90034, 0x109 },
|
|
+ { 0x90035, 0x2 },
|
|
+ { 0x90036, 0x10 },
|
|
+ { 0x90037, 0x139 },
|
|
+ { 0x90038, 0xb },
|
|
+ { 0x90039, 0x7c0 },
|
|
+ { 0x9003a, 0x139 },
|
|
+ { 0x9003b, 0x44 },
|
|
+ { 0x9003c, 0x633 },
|
|
+ { 0x9003d, 0x159 },
|
|
+ { 0x9003e, 0x14f },
|
|
+ { 0x9003f, 0x630 },
|
|
+ { 0x90040, 0x159 },
|
|
+ { 0x90041, 0x47 },
|
|
+ { 0x90042, 0x633 },
|
|
+ { 0x90043, 0x149 },
|
|
+ { 0x90044, 0x4f },
|
|
+ { 0x90045, 0x633 },
|
|
+ { 0x90046, 0x179 },
|
|
+ { 0x90047, 0x8 },
|
|
+ { 0x90048, 0xe0 },
|
|
+ { 0x90049, 0x109 },
|
|
+ { 0x9004a, 0x0 },
|
|
+ { 0x9004b, 0x7c8 },
|
|
+ { 0x9004c, 0x109 },
|
|
+ { 0x9004d, 0x0 },
|
|
+ { 0x9004e, 0x1 },
|
|
+ { 0x9004f, 0x8 },
|
|
+ { 0x90050, 0x0 },
|
|
+ { 0x90051, 0x45a },
|
|
+ { 0x90052, 0x9 },
|
|
+ { 0x90053, 0x0 },
|
|
+ { 0x90054, 0x448 },
|
|
+ { 0x90055, 0x109 },
|
|
+ { 0x90056, 0x40 },
|
|
+ { 0x90057, 0x633 },
|
|
+ { 0x90058, 0x179 },
|
|
+ { 0x90059, 0x1 },
|
|
+ { 0x9005a, 0x618 },
|
|
+ { 0x9005b, 0x109 },
|
|
+ { 0x9005c, 0x40c0 },
|
|
+ { 0x9005d, 0x633 },
|
|
+ { 0x9005e, 0x149 },
|
|
+ { 0x9005f, 0x8 },
|
|
+ { 0x90060, 0x4 },
|
|
+ { 0x90061, 0x48 },
|
|
+ { 0x90062, 0x4040 },
|
|
+ { 0x90063, 0x633 },
|
|
+ { 0x90064, 0x149 },
|
|
+ { 0x90065, 0x0 },
|
|
+ { 0x90066, 0x4 },
|
|
+ { 0x90067, 0x48 },
|
|
+ { 0x90068, 0x40 },
|
|
+ { 0x90069, 0x633 },
|
|
+ { 0x9006a, 0x149 },
|
|
+ { 0x9006b, 0x10 },
|
|
+ { 0x9006c, 0x4 },
|
|
+ { 0x9006d, 0x18 },
|
|
+ { 0x9006e, 0x0 },
|
|
+ { 0x9006f, 0x4 },
|
|
+ { 0x90070, 0x78 },
|
|
+ { 0x90071, 0x549 },
|
|
+ { 0x90072, 0x633 },
|
|
+ { 0x90073, 0x159 },
|
|
+ { 0x90074, 0xd49 },
|
|
+ { 0x90075, 0x633 },
|
|
+ { 0x90076, 0x159 },
|
|
+ { 0x90077, 0x94a },
|
|
+ { 0x90078, 0x633 },
|
|
+ { 0x90079, 0x159 },
|
|
+ { 0x9007a, 0x441 },
|
|
+ { 0x9007b, 0x633 },
|
|
+ { 0x9007c, 0x149 },
|
|
+ { 0x9007d, 0x42 },
|
|
+ { 0x9007e, 0x633 },
|
|
+ { 0x9007f, 0x149 },
|
|
+ { 0x90080, 0x1 },
|
|
+ { 0x90081, 0x633 },
|
|
+ { 0x90082, 0x149 },
|
|
+ { 0x90083, 0x0 },
|
|
+ { 0x90084, 0xe0 },
|
|
+ { 0x90085, 0x109 },
|
|
+ { 0x90086, 0xa },
|
|
+ { 0x90087, 0x10 },
|
|
+ { 0x90088, 0x109 },
|
|
+ { 0x90089, 0x9 },
|
|
+ { 0x9008a, 0x3c0 },
|
|
+ { 0x9008b, 0x149 },
|
|
+ { 0x9008c, 0x9 },
|
|
+ { 0x9008d, 0x3c0 },
|
|
+ { 0x9008e, 0x159 },
|
|
+ { 0x9008f, 0x18 },
|
|
+ { 0x90090, 0x10 },
|
|
+ { 0x90091, 0x109 },
|
|
+ { 0x90092, 0x0 },
|
|
+ { 0x90093, 0x3c0 },
|
|
+ { 0x90094, 0x109 },
|
|
+ { 0x90095, 0x18 },
|
|
+ { 0x90096, 0x4 },
|
|
+ { 0x90097, 0x48 },
|
|
+ { 0x90098, 0x18 },
|
|
+ { 0x90099, 0x4 },
|
|
+ { 0x9009a, 0x58 },
|
|
+ { 0x9009b, 0xb },
|
|
+ { 0x9009c, 0x10 },
|
|
+ { 0x9009d, 0x109 },
|
|
+ { 0x9009e, 0x1 },
|
|
+ { 0x9009f, 0x10 },
|
|
+ { 0x900a0, 0x109 },
|
|
+ { 0x900a1, 0x5 },
|
|
+ { 0x900a2, 0x7c0 },
|
|
+ { 0x900a3, 0x109 },
|
|
+ { 0x40000, 0x811 },
|
|
+ { 0x40020, 0x880 },
|
|
+ { 0x40040, 0x0 },
|
|
+ { 0x40060, 0x0 },
|
|
+ { 0x40001, 0x4008 },
|
|
+ { 0x40021, 0x83 },
|
|
+ { 0x40041, 0x4f },
|
|
+ { 0x40061, 0x0 },
|
|
+ { 0x40002, 0x4040 },
|
|
+ { 0x40022, 0x83 },
|
|
+ { 0x40042, 0x51 },
|
|
+ { 0x40062, 0x0 },
|
|
+ { 0x40003, 0x811 },
|
|
+ { 0x40023, 0x880 },
|
|
+ { 0x40043, 0x0 },
|
|
+ { 0x40063, 0x0 },
|
|
+ { 0x40004, 0x720 },
|
|
+ { 0x40024, 0xf },
|
|
+ { 0x40044, 0x1740 },
|
|
+ { 0x40064, 0x0 },
|
|
+ { 0x40005, 0x16 },
|
|
+ { 0x40025, 0x83 },
|
|
+ { 0x40045, 0x4b },
|
|
+ { 0x40065, 0x0 },
|
|
+ { 0x40006, 0x716 },
|
|
+ { 0x40026, 0xf },
|
|
+ { 0x40046, 0x2001 },
|
|
+ { 0x40066, 0x0 },
|
|
+ { 0x40007, 0x716 },
|
|
+ { 0x40027, 0xf },
|
|
+ { 0x40047, 0x2800 },
|
|
+ { 0x40067, 0x0 },
|
|
+ { 0x40008, 0x716 },
|
|
+ { 0x40028, 0xf },
|
|
+ { 0x40048, 0xf00 },
|
|
+ { 0x40068, 0x0 },
|
|
+ { 0x40009, 0x720 },
|
|
+ { 0x40029, 0xf },
|
|
+ { 0x40049, 0x1400 },
|
|
+ { 0x40069, 0x0 },
|
|
+ { 0x4000a, 0xe08 },
|
|
+ { 0x4002a, 0xc15 },
|
|
+ { 0x4004a, 0x0 },
|
|
+ { 0x4006a, 0x0 },
|
|
+ { 0x4000b, 0x625 },
|
|
+ { 0x4002b, 0x15 },
|
|
+ { 0x4004b, 0x0 },
|
|
+ { 0x4006b, 0x0 },
|
|
+ { 0x4000c, 0x4028 },
|
|
+ { 0x4002c, 0x80 },
|
|
+ { 0x4004c, 0x0 },
|
|
+ { 0x4006c, 0x0 },
|
|
+ { 0x4000d, 0xe08 },
|
|
+ { 0x4002d, 0xc1a },
|
|
+ { 0x4004d, 0x0 },
|
|
+ { 0x4006d, 0x0 },
|
|
+ { 0x4000e, 0x625 },
|
|
+ { 0x4002e, 0x1a },
|
|
+ { 0x4004e, 0x0 },
|
|
+ { 0x4006e, 0x0 },
|
|
+ { 0x4000f, 0x4040 },
|
|
+ { 0x4002f, 0x80 },
|
|
+ { 0x4004f, 0x0 },
|
|
+ { 0x4006f, 0x0 },
|
|
+ { 0x40010, 0x2604 },
|
|
+ { 0x40030, 0x15 },
|
|
+ { 0x40050, 0x0 },
|
|
+ { 0x40070, 0x0 },
|
|
+ { 0x40011, 0x708 },
|
|
+ { 0x40031, 0x5 },
|
|
+ { 0x40051, 0x0 },
|
|
+ { 0x40071, 0x2002 },
|
|
+ { 0x40012, 0x8 },
|
|
+ { 0x40032, 0x80 },
|
|
+ { 0x40052, 0x0 },
|
|
+ { 0x40072, 0x0 },
|
|
+ { 0x40013, 0x2604 },
|
|
+ { 0x40033, 0x1a },
|
|
+ { 0x40053, 0x0 },
|
|
+ { 0x40073, 0x0 },
|
|
+ { 0x40014, 0x708 },
|
|
+ { 0x40034, 0xa },
|
|
+ { 0x40054, 0x0 },
|
|
+ { 0x40074, 0x2002 },
|
|
+ { 0x40015, 0x4040 },
|
|
+ { 0x40035, 0x80 },
|
|
+ { 0x40055, 0x0 },
|
|
+ { 0x40075, 0x0 },
|
|
+ { 0x40016, 0x60a },
|
|
+ { 0x40036, 0x15 },
|
|
+ { 0x40056, 0x1200 },
|
|
+ { 0x40076, 0x0 },
|
|
+ { 0x40017, 0x61a },
|
|
+ { 0x40037, 0x15 },
|
|
+ { 0x40057, 0x1300 },
|
|
+ { 0x40077, 0x0 },
|
|
+ { 0x40018, 0x60a },
|
|
+ { 0x40038, 0x1a },
|
|
+ { 0x40058, 0x1200 },
|
|
+ { 0x40078, 0x0 },
|
|
+ { 0x40019, 0x642 },
|
|
+ { 0x40039, 0x1a },
|
|
+ { 0x40059, 0x1300 },
|
|
+ { 0x40079, 0x0 },
|
|
+ { 0x4001a, 0x4808 },
|
|
+ { 0x4003a, 0x880 },
|
|
+ { 0x4005a, 0x0 },
|
|
+ { 0x4007a, 0x0 },
|
|
+ { 0x900a4, 0x0 },
|
|
+ { 0x900a5, 0x790 },
|
|
+ { 0x900a6, 0x11a },
|
|
+ { 0x900a7, 0x8 },
|
|
+ { 0x900a8, 0x7aa },
|
|
+ { 0x900a9, 0x2a },
|
|
+ { 0x900aa, 0x10 },
|
|
+ { 0x900ab, 0x7b2 },
|
|
+ { 0x900ac, 0x2a },
|
|
+ { 0x900ad, 0x0 },
|
|
+ { 0x900ae, 0x7c8 },
|
|
+ { 0x900af, 0x109 },
|
|
+ { 0x900b0, 0x10 },
|
|
+ { 0x900b1, 0x10 },
|
|
+ { 0x900b2, 0x109 },
|
|
+ { 0x900b3, 0x10 },
|
|
+ { 0x900b4, 0x2a8 },
|
|
+ { 0x900b5, 0x129 },
|
|
+ { 0x900b6, 0x8 },
|
|
+ { 0x900b7, 0x370 },
|
|
+ { 0x900b8, 0x129 },
|
|
+ { 0x900b9, 0xa },
|
|
+ { 0x900ba, 0x3c8 },
|
|
+ { 0x900bb, 0x1a9 },
|
|
+ { 0x900bc, 0xc },
|
|
+ { 0x900bd, 0x408 },
|
|
+ { 0x900be, 0x199 },
|
|
+ { 0x900bf, 0x14 },
|
|
+ { 0x900c0, 0x790 },
|
|
+ { 0x900c1, 0x11a },
|
|
+ { 0x900c2, 0x8 },
|
|
+ { 0x900c3, 0x4 },
|
|
+ { 0x900c4, 0x18 },
|
|
+ { 0x900c5, 0xe },
|
|
+ { 0x900c6, 0x408 },
|
|
+ { 0x900c7, 0x199 },
|
|
+ { 0x900c8, 0x8 },
|
|
+ { 0x900c9, 0x8568 },
|
|
+ { 0x900ca, 0x108 },
|
|
+ { 0x900cb, 0x18 },
|
|
+ { 0x900cc, 0x790 },
|
|
+ { 0x900cd, 0x16a },
|
|
+ { 0x900ce, 0x8 },
|
|
+ { 0x900cf, 0x1d8 },
|
|
+ { 0x900d0, 0x169 },
|
|
+ { 0x900d1, 0x10 },
|
|
+ { 0x900d2, 0x8558 },
|
|
+ { 0x900d3, 0x168 },
|
|
+ { 0x900d4, 0x70 },
|
|
+ { 0x900d5, 0x788 },
|
|
+ { 0x900d6, 0x16a },
|
|
+ { 0x900d7, 0x1ff8 },
|
|
+ { 0x900d8, 0x85a8 },
|
|
+ { 0x900d9, 0x1e8 },
|
|
+ { 0x900da, 0x50 },
|
|
+ { 0x900db, 0x798 },
|
|
+ { 0x900dc, 0x16a },
|
|
+ { 0x900dd, 0x60 },
|
|
+ { 0x900de, 0x7a0 },
|
|
+ { 0x900df, 0x16a },
|
|
+ { 0x900e0, 0x8 },
|
|
+ { 0x900e1, 0x8310 },
|
|
+ { 0x900e2, 0x168 },
|
|
+ { 0x900e3, 0x8 },
|
|
+ { 0x900e4, 0xa310 },
|
|
+ { 0x900e5, 0x168 },
|
|
+ { 0x900e6, 0xa },
|
|
+ { 0x900e7, 0x408 },
|
|
+ { 0x900e8, 0x169 },
|
|
+ { 0x900e9, 0x6e },
|
|
+ { 0x900ea, 0x0 },
|
|
+ { 0x900eb, 0x68 },
|
|
+ { 0x900ec, 0x0 },
|
|
+ { 0x900ed, 0x408 },
|
|
+ { 0x900ee, 0x169 },
|
|
+ { 0x900ef, 0x0 },
|
|
+ { 0x900f0, 0x8310 },
|
|
+ { 0x900f1, 0x168 },
|
|
+ { 0x900f2, 0x0 },
|
|
+ { 0x900f3, 0xa310 },
|
|
+ { 0x900f4, 0x168 },
|
|
+ { 0x900f5, 0x1ff8 },
|
|
+ { 0x900f6, 0x85a8 },
|
|
+ { 0x900f7, 0x1e8 },
|
|
+ { 0x900f8, 0x68 },
|
|
+ { 0x900f9, 0x798 },
|
|
+ { 0x900fa, 0x16a },
|
|
+ { 0x900fb, 0x78 },
|
|
+ { 0x900fc, 0x7a0 },
|
|
+ { 0x900fd, 0x16a },
|
|
+ { 0x900fe, 0x68 },
|
|
+ { 0x900ff, 0x790 },
|
|
+ { 0x90100, 0x16a },
|
|
+ { 0x90101, 0x8 },
|
|
+ { 0x90102, 0x8b10 },
|
|
+ { 0x90103, 0x168 },
|
|
+ { 0x90104, 0x8 },
|
|
+ { 0x90105, 0xab10 },
|
|
+ { 0x90106, 0x168 },
|
|
+ { 0x90107, 0xa },
|
|
+ { 0x90108, 0x408 },
|
|
+ { 0x90109, 0x169 },
|
|
+ { 0x9010a, 0x58 },
|
|
+ { 0x9010b, 0x0 },
|
|
+ { 0x9010c, 0x68 },
|
|
+ { 0x9010d, 0x0 },
|
|
+ { 0x9010e, 0x408 },
|
|
+ { 0x9010f, 0x169 },
|
|
+ { 0x90110, 0x0 },
|
|
+ { 0x90111, 0x8b10 },
|
|
+ { 0x90112, 0x168 },
|
|
+ { 0x90113, 0x1 },
|
|
+ { 0x90114, 0xab10 },
|
|
+ { 0x90115, 0x168 },
|
|
+ { 0x90116, 0x0 },
|
|
+ { 0x90117, 0x1d8 },
|
|
+ { 0x90118, 0x169 },
|
|
+ { 0x90119, 0x80 },
|
|
+ { 0x9011a, 0x790 },
|
|
+ { 0x9011b, 0x16a },
|
|
+ { 0x9011c, 0x18 },
|
|
+ { 0x9011d, 0x7aa },
|
|
+ { 0x9011e, 0x6a },
|
|
+ { 0x9011f, 0xa },
|
|
+ { 0x90120, 0x0 },
|
|
+ { 0x90121, 0x1e9 },
|
|
+ { 0x90122, 0x8 },
|
|
+ { 0x90123, 0x8080 },
|
|
+ { 0x90124, 0x108 },
|
|
+ { 0x90125, 0xf },
|
|
+ { 0x90126, 0x408 },
|
|
+ { 0x90127, 0x169 },
|
|
+ { 0x90128, 0xc },
|
|
+ { 0x90129, 0x0 },
|
|
+ { 0x9012a, 0x68 },
|
|
+ { 0x9012b, 0x9 },
|
|
+ { 0x9012c, 0x0 },
|
|
+ { 0x9012d, 0x1a9 },
|
|
+ { 0x9012e, 0x0 },
|
|
+ { 0x9012f, 0x408 },
|
|
+ { 0x90130, 0x169 },
|
|
+ { 0x90131, 0x0 },
|
|
+ { 0x90132, 0x8080 },
|
|
+ { 0x90133, 0x108 },
|
|
+ { 0x90134, 0x8 },
|
|
+ { 0x90135, 0x7aa },
|
|
+ { 0x90136, 0x6a },
|
|
+ { 0x90137, 0x0 },
|
|
+ { 0x90138, 0x8568 },
|
|
+ { 0x90139, 0x108 },
|
|
+ { 0x9013a, 0xb7 },
|
|
+ { 0x9013b, 0x790 },
|
|
+ { 0x9013c, 0x16a },
|
|
+ { 0x9013d, 0x1f },
|
|
+ { 0x9013e, 0x0 },
|
|
+ { 0x9013f, 0x68 },
|
|
+ { 0x90140, 0x8 },
|
|
+ { 0x90141, 0x8558 },
|
|
+ { 0x90142, 0x168 },
|
|
+ { 0x90143, 0xf },
|
|
+ { 0x90144, 0x408 },
|
|
+ { 0x90145, 0x169 },
|
|
+ { 0x90146, 0xd },
|
|
+ { 0x90147, 0x0 },
|
|
+ { 0x90148, 0x68 },
|
|
+ { 0x90149, 0x0 },
|
|
+ { 0x9014a, 0x408 },
|
|
+ { 0x9014b, 0x169 },
|
|
+ { 0x9014c, 0x0 },
|
|
+ { 0x9014d, 0x8558 },
|
|
+ { 0x9014e, 0x168 },
|
|
+ { 0x9014f, 0x8 },
|
|
+ { 0x90150, 0x3c8 },
|
|
+ { 0x90151, 0x1a9 },
|
|
+ { 0x90152, 0x3 },
|
|
+ { 0x90153, 0x370 },
|
|
+ { 0x90154, 0x129 },
|
|
+ { 0x90155, 0x20 },
|
|
+ { 0x90156, 0x2aa },
|
|
+ { 0x90157, 0x9 },
|
|
+ { 0x90158, 0x8 },
|
|
+ { 0x90159, 0xe8 },
|
|
+ { 0x9015a, 0x109 },
|
|
+ { 0x9015b, 0x0 },
|
|
+ { 0x9015c, 0x8140 },
|
|
+ { 0x9015d, 0x10c },
|
|
+ { 0x9015e, 0x10 },
|
|
+ { 0x9015f, 0x8138 },
|
|
+ { 0x90160, 0x104 },
|
|
+ { 0x90161, 0x8 },
|
|
+ { 0x90162, 0x448 },
|
|
+ { 0x90163, 0x109 },
|
|
+ { 0x90164, 0xf },
|
|
+ { 0x90165, 0x7c0 },
|
|
+ { 0x90166, 0x109 },
|
|
+ { 0x90167, 0x0 },
|
|
+ { 0x90168, 0xe8 },
|
|
+ { 0x90169, 0x109 },
|
|
+ { 0x9016a, 0x47 },
|
|
+ { 0x9016b, 0x630 },
|
|
+ { 0x9016c, 0x109 },
|
|
+ { 0x9016d, 0x8 },
|
|
+ { 0x9016e, 0x618 },
|
|
+ { 0x9016f, 0x109 },
|
|
+ { 0x90170, 0x8 },
|
|
+ { 0x90171, 0xe0 },
|
|
+ { 0x90172, 0x109 },
|
|
+ { 0x90173, 0x0 },
|
|
+ { 0x90174, 0x7c8 },
|
|
+ { 0x90175, 0x109 },
|
|
+ { 0x90176, 0x8 },
|
|
+ { 0x90177, 0x8140 },
|
|
+ { 0x90178, 0x10c },
|
|
+ { 0x90179, 0x0 },
|
|
+ { 0x9017a, 0x478 },
|
|
+ { 0x9017b, 0x109 },
|
|
+ { 0x9017c, 0x0 },
|
|
+ { 0x9017d, 0x1 },
|
|
+ { 0x9017e, 0x8 },
|
|
+ { 0x9017f, 0x8 },
|
|
+ { 0x90180, 0x4 },
|
|
+ { 0x90181, 0x0 },
|
|
+ { 0x90006, 0x8 },
|
|
+ { 0x90007, 0x7c8 },
|
|
+ { 0x90008, 0x109 },
|
|
+ { 0x90009, 0x0 },
|
|
+ { 0x9000a, 0x400 },
|
|
+ { 0x9000b, 0x106 },
|
|
+ { 0xd00e7, 0x400 },
|
|
+ { 0x90017, 0x0 },
|
|
+ { 0x9001f, 0x29 },
|
|
+ { 0x90026, 0x68 },
|
|
+ { 0x400d0, 0x0 },
|
|
+ { 0x400d1, 0x101 },
|
|
+ { 0x400d2, 0x105 },
|
|
+ { 0x400d3, 0x107 },
|
|
+ { 0x400d4, 0x10f },
|
|
+ { 0x400d5, 0x202 },
|
|
+ { 0x400d6, 0x20a },
|
|
+ { 0x400d7, 0x20b },
|
|
+ { 0x2003a, 0x2 },
|
|
+ { 0x200be, 0x3 },
|
|
+ { 0x2000b, 0x64 },
|
|
+ { 0x2000c, 0xc8 },
|
|
+ { 0x2000d, 0x7d0 },
|
|
+ { 0x2000e, 0x2c },
|
|
+ { 0x12000b, 0xc },
|
|
+ { 0x12000c, 0x19 },
|
|
+ { 0x12000d, 0xfa },
|
|
+ { 0x12000e, 0x10 },
|
|
+ { 0x22000b, 0x3 },
|
|
+ { 0x22000c, 0x6 },
|
|
+ { 0x22000d, 0x3e },
|
|
+ { 0x22000e, 0x10 },
|
|
+ { 0x9000c, 0x0 },
|
|
+ { 0x9000d, 0x173 },
|
|
+ { 0x9000e, 0x60 },
|
|
+ { 0x9000f, 0x6110 },
|
|
+ { 0x90010, 0x2152 },
|
|
+ { 0x90011, 0xdfbd },
|
|
+ { 0x90012, 0x2060 },
|
|
+ { 0x90013, 0x6152 },
|
|
+ { 0x20010, 0x5a },
|
|
+ { 0x20011, 0x3 },
|
|
+ { 0x40080, 0xe0 },
|
|
+ { 0x40081, 0x12 },
|
|
+ { 0x40082, 0xe0 },
|
|
+ { 0x40083, 0x12 },
|
|
+ { 0x40084, 0xe0 },
|
|
+ { 0x40085, 0x12 },
|
|
+ { 0x140080, 0xe0 },
|
|
+ { 0x140081, 0x12 },
|
|
+ { 0x140082, 0xe0 },
|
|
+ { 0x140083, 0x12 },
|
|
+ { 0x140084, 0xe0 },
|
|
+ { 0x140085, 0x12 },
|
|
+ { 0x240080, 0xe0 },
|
|
+ { 0x240081, 0x12 },
|
|
+ { 0x240082, 0xe0 },
|
|
+ { 0x240083, 0x12 },
|
|
+ { 0x240084, 0xe0 },
|
|
+ { 0x240085, 0x12 },
|
|
+ { 0x400fd, 0xf },
|
|
+ { 0x10011, 0x1 },
|
|
+ { 0x10012, 0x1 },
|
|
+ { 0x10013, 0x180 },
|
|
+ { 0x10018, 0x1 },
|
|
+ { 0x10002, 0x6209 },
|
|
+ { 0x100b2, 0x1 },
|
|
+ { 0x101b4, 0x1 },
|
|
+ { 0x102b4, 0x1 },
|
|
+ { 0x103b4, 0x1 },
|
|
+ { 0x104b4, 0x1 },
|
|
+ { 0x105b4, 0x1 },
|
|
+ { 0x106b4, 0x1 },
|
|
+ { 0x107b4, 0x1 },
|
|
+ { 0x108b4, 0x1 },
|
|
+ { 0x11011, 0x1 },
|
|
+ { 0x11012, 0x1 },
|
|
+ { 0x11013, 0x180 },
|
|
+ { 0x11018, 0x1 },
|
|
+ { 0x11002, 0x6209 },
|
|
+ { 0x110b2, 0x1 },
|
|
+ { 0x111b4, 0x1 },
|
|
+ { 0x112b4, 0x1 },
|
|
+ { 0x113b4, 0x1 },
|
|
+ { 0x114b4, 0x1 },
|
|
+ { 0x115b4, 0x1 },
|
|
+ { 0x116b4, 0x1 },
|
|
+ { 0x117b4, 0x1 },
|
|
+ { 0x118b4, 0x1 },
|
|
+ { 0x12011, 0x1 },
|
|
+ { 0x12012, 0x1 },
|
|
+ { 0x12013, 0x180 },
|
|
+ { 0x12018, 0x1 },
|
|
+ { 0x12002, 0x6209 },
|
|
+ { 0x120b2, 0x1 },
|
|
+ { 0x121b4, 0x1 },
|
|
+ { 0x122b4, 0x1 },
|
|
+ { 0x123b4, 0x1 },
|
|
+ { 0x124b4, 0x1 },
|
|
+ { 0x125b4, 0x1 },
|
|
+ { 0x126b4, 0x1 },
|
|
+ { 0x127b4, 0x1 },
|
|
+ { 0x128b4, 0x1 },
|
|
+ { 0x13011, 0x1 },
|
|
+ { 0x13012, 0x1 },
|
|
+ { 0x13013, 0x180 },
|
|
+ { 0x13018, 0x1 },
|
|
+ { 0x13002, 0x6209 },
|
|
+ { 0x130b2, 0x1 },
|
|
+ { 0x131b4, 0x1 },
|
|
+ { 0x132b4, 0x1 },
|
|
+ { 0x133b4, 0x1 },
|
|
+ { 0x134b4, 0x1 },
|
|
+ { 0x135b4, 0x1 },
|
|
+ { 0x136b4, 0x1 },
|
|
+ { 0x137b4, 0x1 },
|
|
+ { 0x138b4, 0x1 },
|
|
+ { 0x20089, 0x1 },
|
|
+ { 0x20088, 0x19 },
|
|
+ { 0xc0080, 0x2 },
|
|
+ { 0xd0000, 0x1 }
|
|
+};
|
|
+
|
|
+struct dram_fsp_msg ddr_dram_fsp_msg[] = {
|
|
+ {
|
|
+ /* P0 3200mts 1D */
|
|
+ .drate = 3200,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp0_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P1 400mts 1D */
|
|
+ .drate = 400,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp1_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp1_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P2 100mts 1D */
|
|
+ .drate = 100,
|
|
+ .fw_type = FW_1D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp2_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp2_cfg),
|
|
+ },
|
|
+ {
|
|
+ /* P0 3200mts 2D */
|
|
+ .drate = 3200,
|
|
+ .fw_type = FW_2D_IMAGE,
|
|
+ .fsp_cfg = ddr_fsp0_2d_cfg,
|
|
+ .fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_2d_cfg),
|
|
+ },
|
|
+};
|
|
+
|
|
+/* ddr timing config params */
|
|
+struct dram_timing_info dram_timing = {
|
|
+ .ddrc_cfg = ddr_ddrc_cfg,
|
|
+ .ddrc_cfg_num = ARRAY_SIZE(ddr_ddrc_cfg),
|
|
+ .ddrphy_cfg = ddr_ddrphy_cfg,
|
|
+ .ddrphy_cfg_num = ARRAY_SIZE(ddr_ddrphy_cfg),
|
|
+ .fsp_msg = ddr_dram_fsp_msg,
|
|
+ .fsp_msg_num = ARRAY_SIZE(ddr_dram_fsp_msg),
|
|
+ .ddrphy_trained_csr = ddr_ddrphy_trained_csr,
|
|
+ .ddrphy_trained_csr_num = ARRAY_SIZE(ddr_ddrphy_trained_csr),
|
|
+ .ddrphy_pie = ddr_phy_pie,
|
|
+ .ddrphy_pie_num = ARRAY_SIZE(ddr_phy_pie),
|
|
+ .fsp_table = { 3200, 400, 100, },
|
|
+};
|
|
diff --git a/board/freescale/imx8mp_olimex/spl.c b/board/freescale/imx8mp_olimex/spl.c
|
|
new file mode 100644
|
|
index 00000000000..362751e23a3
|
|
--- /dev/null
|
|
+++ b/board/freescale/imx8mp_olimex/spl.c
|
|
@@ -0,0 +1,179 @@
|
|
+// SPDX-License-Identifier: GPL-2.0-or-later
|
|
+/*
|
|
+ * Copyright 2018-2019, 2021 NXP
|
|
+ *
|
|
+ */
|
|
+
|
|
+#include <common.h>
|
|
+#include <hang.h>
|
|
+#include <init.h>
|
|
+#include <log.h>
|
|
+#include <spl.h>
|
|
+#include <asm/global_data.h>
|
|
+#include <asm/arch/imx8mp_pins.h>
|
|
+#include <asm/arch/sys_proto.h>
|
|
+#include <asm/mach-imx/boot_mode.h>
|
|
+#include <power/pmic.h>
|
|
+
|
|
+#include <power/pca9450.h>
|
|
+#include <asm/arch/clock.h>
|
|
+#include <dm/uclass.h>
|
|
+#include <dm/device.h>
|
|
+#include <dm/uclass-internal.h>
|
|
+#include <dm/device-internal.h>
|
|
+#include <asm/mach-imx/gpio.h>
|
|
+#include <asm/mach-imx/iomux-v3.h>
|
|
+#include <asm/mach-imx/mxc_i2c.h>
|
|
+#include <fsl_esdhc_imx.h>
|
|
+#include <mmc.h>
|
|
+#include <asm/arch/ddr.h>
|
|
+
|
|
+DECLARE_GLOBAL_DATA_PTR;
|
|
+
|
|
+int spl_board_boot_device(enum boot_device boot_dev_spl)
|
|
+{
|
|
+#ifdef CONFIG_SPL_BOOTROM_SUPPORT
|
|
+ return BOOT_DEVICE_BOOTROM;
|
|
+#else
|
|
+ switch (boot_dev_spl) {
|
|
+ case SD1_BOOT:
|
|
+ case MMC1_BOOT:
|
|
+ case SD2_BOOT:
|
|
+ case MMC2_BOOT:
|
|
+ return BOOT_DEVICE_MMC1;
|
|
+ case SD3_BOOT:
|
|
+ case MMC3_BOOT:
|
|
+ return BOOT_DEVICE_MMC2;
|
|
+ case QSPI_BOOT:
|
|
+ return BOOT_DEVICE_NOR;
|
|
+ case NAND_BOOT:
|
|
+ return BOOT_DEVICE_NAND;
|
|
+ case USB_BOOT:
|
|
+ return BOOT_DEVICE_BOARD;
|
|
+ default:
|
|
+ return BOOT_DEVICE_NONE;
|
|
+ }
|
|
+#endif
|
|
+}
|
|
+
|
|
+void spl_dram_init(void)
|
|
+{
|
|
+ ddr_init(&dram_timing);
|
|
+}
|
|
+
|
|
+void spl_board_init(void)
|
|
+{
|
|
+ arch_misc_init();
|
|
+
|
|
+ /*
|
|
+ * Set GIC clock to 500Mhz for OD VDD_SOC. Kernel driver does
|
|
+ * not allow to change it. Should set the clock after PMIC
|
|
+ * setting done. Default is 400Mhz (system_pll1_800m with div = 2)
|
|
+ * set by ROM for ND VDD_SOC
|
|
+ */
|
|
+#if defined(CONFIG_IMX8M_LPDDR4) && !defined(CONFIG_IMX8M_VDD_SOC_850MV)
|
|
+ clock_enable(CCGR_GIC, 0);
|
|
+ clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
|
|
+ clock_enable(CCGR_GIC, 1);
|
|
+
|
|
+ puts("Normal Boot\n");
|
|
+#endif
|
|
+}
|
|
+
|
|
+#if CONFIG_IS_ENABLED(DM_PMIC_PCA9450)
|
|
+int power_init_board(void)
|
|
+{
|
|
+ struct udevice *dev;
|
|
+ int ret;
|
|
+
|
|
+ ret = pmic_get("pmic@25", &dev);
|
|
+ if (ret == -ENODEV) {
|
|
+ puts("No pca9450@25\n");
|
|
+ return 0;
|
|
+ }
|
|
+ if (ret != 0)
|
|
+ return ret;
|
|
+
|
|
+ /* BUCKxOUT_DVS0/1 control BUCK123 output */
|
|
+ pmic_reg_write(dev, PCA9450_BUCK123_DVS, 0x29);
|
|
+
|
|
+#ifdef CONFIG_IMX8M_LPDDR4
|
|
+ /*
|
|
+ * increase VDD_SOC to typical value 0.95V before first
|
|
+ * DRAM access, set DVS1 to 0.85v for suspend.
|
|
+ * Enable DVS control through PMIC_STBY_REQ and
|
|
+ * set B1_ENMODE=1 (ON by PMIC_ON_REQ=H)
|
|
+ */
|
|
+#ifdef CONFIG_IMX8M_VDD_SOC_850MV
|
|
+ /* set DVS0 to 0.85v for special case*/
|
|
+ pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS0, 0x14);
|
|
+#else
|
|
+ pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS0, 0x1C);
|
|
+#endif
|
|
+ pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS1, 0x14);
|
|
+ pmic_reg_write(dev, PCA9450_BUCK1CTRL, 0x59);
|
|
+
|
|
+ /* Kernel uses OD/OD freq for SOC */
|
|
+ /* To avoid timing risk from SOC to ARM,increase VDD_ARM to OD voltage 0.95v */
|
|
+ pmic_reg_write(dev, PCA9450_BUCK2OUT_DVS0, 0x1C);
|
|
+#elif defined(CONFIG_IMX8M_DDR4)
|
|
+ /* DDR4 runs at 3200MTS, uses default ND 0.85v for VDD_SOC and VDD_ARM */
|
|
+ pmic_reg_write(dev, PCA9450_BUCK1CTRL, 0x59);
|
|
+
|
|
+ /* Set NVCC_DRAM to 1.2v for DDR4 */
|
|
+ pmic_reg_write(dev, PCA9450_BUCK6OUT, 0x18);
|
|
+#endif
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_SPL_LOAD_FIT
|
|
+int board_fit_config_name_match(const char *name)
|
|
+{
|
|
+ /* Just empty function now - can't decide what to choose */
|
|
+ debug("%s: %s\n", __func__, name);
|
|
+
|
|
+ return 0;
|
|
+}
|
|
+#endif
|
|
+
|
|
+void board_init_f(ulong dummy)
|
|
+{
|
|
+ struct udevice *dev;
|
|
+ int ret;
|
|
+
|
|
+ /* Clear the BSS. */
|
|
+ memset(__bss_start, 0, __bss_end - __bss_start);
|
|
+
|
|
+ arch_cpu_init();
|
|
+
|
|
+ board_early_init_f();
|
|
+
|
|
+ timer_init();
|
|
+
|
|
+ ret = spl_early_init();
|
|
+ if (ret) {
|
|
+ debug("spl_early_init() failed: %d\n", ret);
|
|
+ hang();
|
|
+ }
|
|
+
|
|
+ ret = uclass_get_device_by_name(UCLASS_CLK,
|
|
+ "clock-controller@30380000",
|
|
+ &dev);
|
|
+ if (ret < 0) {
|
|
+ printf("Failed to find clock node. Check device tree\n");
|
|
+ hang();
|
|
+ }
|
|
+
|
|
+ preloader_console_init();
|
|
+
|
|
+ enable_tzc380();
|
|
+
|
|
+ power_init_board();
|
|
+
|
|
+ /* DDR initialization */
|
|
+ spl_dram_init();
|
|
+
|
|
+ board_init_r(NULL, 0);
|
|
+}
|
|
diff --git a/configs/imx8mp_olimex_defconfig b/configs/imx8mp_olimex_defconfig
|
|
new file mode 100644
|
|
index 00000000000..8f763537537
|
|
--- /dev/null
|
|
+++ b/configs/imx8mp_olimex_defconfig
|
|
@@ -0,0 +1,211 @@
|
|
+CONFIG_ARM=y
|
|
+CONFIG_ARCH_IMX8M=y
|
|
+CONFIG_TEXT_BASE=0x40200000
|
|
+CONFIG_SYS_MALLOC_LEN=0x2000000
|
|
+CONFIG_SPL_GPIO=y
|
|
+CONFIG_SPL_LIBCOMMON_SUPPORT=y
|
|
+CONFIG_SPL_LIBGENERIC_SUPPORT=y
|
|
+CONFIG_IMX_BOOTAUX=y
|
|
+CONFIG_NR_DRAM_BANKS=3
|
|
+CONFIG_SYS_MEMTEST_START=0x60000000
|
|
+CONFIG_SYS_MEMTEST_END=0xC0000000
|
|
+CONFIG_ENV_SIZE=0x4000
|
|
+CONFIG_ENV_OFFSET=0x700000
|
|
+CONFIG_ENV_SECT_SIZE=0x10000
|
|
+CONFIG_SYS_I2C_MXC_I2C1=y
|
|
+CONFIG_SYS_I2C_MXC_I2C2=y
|
|
+CONFIG_SYS_I2C_MXC_I2C3=y
|
|
+CONFIG_DM_GPIO=y
|
|
+CONFIG_SPL_TEXT_BASE=0x920000
|
|
+CONFIG_USB_TCPC=y
|
|
+CONFIG_TARGET_IMX8MP_OLIMEX=y
|
|
+CONFIG_SPL_SERIAL=y
|
|
+CONFIG_SPL_DRIVERS_MISC=y
|
|
+CONFIG_SPL_STACK=0x96dff0
|
|
+CONFIG_SPL=y
|
|
+CONFIG_SPL_IMX_ROMAPI_LOADADDR=0x48000000
|
|
+CONFIG_SYS_LOAD_ADDR=0x40400000
|
|
+CONFIG_DISTRO_DEFAULTS=y
|
|
+CONFIG_SYS_MONITOR_LEN=524288
|
|
+CONFIG_DEFAULT_DEVICE_TREE="imx8mp-evk"
|
|
+CONFIG_BOOTCOMMAND="run sr_ir_v2_cmd;run distro_bootcmd;run bsp_bootcmd"
|
|
+CONFIG_FIT=y
|
|
+CONFIG_FIT_EXTERNAL_OFFSET=0x3000
|
|
+CONFIG_SPL_LOAD_FIT=y
|
|
+CONFIG_REMAKE_ELF=y
|
|
+CONFIG_OF_BOARD_FIXUP=y
|
|
+CONFIG_OF_BOARD_SETUP=y
|
|
+CONFIG_OF_SYSTEM_SETUP=y
|
|
+CONFIG_DEFAULT_FDT_FILE="imx8mp-olimex.dtb"
|
|
+CONFIG_ARCH_MISC_INIT=y
|
|
+CONFIG_BOARD_EARLY_INIT_F=y
|
|
+CONFIG_BOARD_LATE_INIT=y
|
|
+CONFIG_SPL_MAX_SIZE=0x26000
|
|
+CONFIG_SPL_HAS_BSS_LINKER_SECTION=y
|
|
+CONFIG_SPL_BSS_START_ADDR=0x96e000
|
|
+CONFIG_SPL_BSS_MAX_SIZE=0x2000
|
|
+CONFIG_SPL_BOARD_INIT=y
|
|
+CONFIG_SPL_BOOTROM_SUPPORT=y
|
|
+# CONFIG_SPL_SHARES_INIT_SP_ADDR is not set
|
|
+CONFIG_SYS_SPL_MALLOC=y
|
|
+CONFIG_HAS_CUSTOM_SPL_MALLOC_START=y
|
|
+CONFIG_CUSTOM_SYS_SPL_MALLOC_ADDR=0x42200000
|
|
+CONFIG_SYS_SPL_MALLOC_SIZE=0x80000
|
|
+CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR=y
|
|
+CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR=0x300
|
|
+CONFIG_SPL_I2C=y
|
|
+CONFIG_SPL_POWER=y
|
|
+CONFIG_SPL_WATCHDOG=y
|
|
+CONFIG_SYS_MAXARGS=64
|
|
+CONFIG_SYS_CBSIZE=2048
|
|
+CONFIG_SYS_PBSIZE=2074
|
|
+CONFIG_SYS_BOOTM_LEN=0x2000000
|
|
+CONFIG_SYS_PROMPT="u-boot=> "
|
|
+# CONFIG_BOOTM_NETBSD is not set
|
|
+# CONFIG_CMD_EXPORTENV is not set
|
|
+# CONFIG_CMD_IMPORTENV is not set
|
|
+CONFIG_CMD_ERASEENV=y
|
|
+CONFIG_CMD_NVEDIT_EFI=y
|
|
+CONFIG_CMD_CRC32=y
|
|
+CONFIG_CRC32_VERIFY=y
|
|
+CONFIG_CMD_MEMTEST=y
|
|
+CONFIG_CMD_CLK=y
|
|
+CONFIG_CMD_DFU=y
|
|
+CONFIG_CMD_FUSE=y
|
|
+CONFIG_CMD_GPIO=y
|
|
+CONFIG_CMD_I2C=y
|
|
+CONFIG_CMD_MMC=y
|
|
+CONFIG_CMD_POWEROFF=y
|
|
+CONFIG_CMD_USB=y
|
|
+CONFIG_CMD_USB_MASS_STORAGE=y
|
|
+CONFIG_CMD_SNTP=y
|
|
+CONFIG_CMD_BMP=y
|
|
+CONFIG_CMD_CACHE=y
|
|
+CONFIG_CMD_EFIDEBUG=y
|
|
+CONFIG_CMD_RTC=y
|
|
+CONFIG_CMD_TIME=y
|
|
+CONFIG_CMD_GETTIME=y
|
|
+CONFIG_CMD_TIMER=y
|
|
+CONFIG_CMD_REGULATOR=y
|
|
+CONFIG_CMD_EXT4_WRITE=y
|
|
+CONFIG_CMD_LED=y
|
|
+CONFIG_OF_CONTROL=y
|
|
+CONFIG_SPL_OF_CONTROL=y
|
|
+CONFIG_ENV_OVERWRITE=y
|
|
+CONFIG_ENV_IS_NOWHERE=y
|
|
+CONFIG_ENV_IS_IN_MMC=y
|
|
+CONFIG_ENV_IS_IN_SPI_FLASH=y
|
|
+CONFIG_SYS_RELOC_GD_ENV_ADDR=y
|
|
+CONFIG_SYS_MMC_ENV_DEV=1
|
|
+CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG=y
|
|
+CONFIG_USE_ETHPRIME=y
|
|
+CONFIG_ETHPRIME="eth1"
|
|
+CONFIG_NET_RANDOM_ETHADDR=y
|
|
+CONFIG_SPL_DM=y
|
|
+CONFIG_REGMAP=y
|
|
+CONFIG_SYSCON=y
|
|
+CONFIG_SPL_CLK_COMPOSITE_CCF=y
|
|
+CONFIG_CLK_COMPOSITE_CCF=y
|
|
+CONFIG_SPL_CLK_IMX8MP=y
|
|
+CONFIG_CLK_IMX8MP=y
|
|
+CONFIG_DFU_TFTP=y
|
|
+CONFIG_DFU_MMC=y
|
|
+CONFIG_DFU_RAM=y
|
|
+CONFIG_USB_FUNCTION_FASTBOOT=y
|
|
+CONFIG_UDP_FUNCTION_FASTBOOT=y
|
|
+CONFIG_FASTBOOT_BUF_ADDR=0x42800000
|
|
+CONFIG_FASTBOOT_BUF_SIZE=0x40000000
|
|
+CONFIG_FASTBOOT_FLASH=y
|
|
+CONFIG_MXC_GPIO=y
|
|
+CONFIG_DM_PCA953X=y
|
|
+CONFIG_DM_I2C=y
|
|
+CONFIG_SYS_I2C_MXC=y
|
|
+CONFIG_LED=y
|
|
+CONFIG_LED_GPIO=y
|
|
+CONFIG_DM_MMC=y
|
|
+CONFIG_SUPPORT_EMMC_RPMB=y
|
|
+CONFIG_SUPPORT_EMMC_BOOT=y
|
|
+CONFIG_MMC_IO_VOLTAGE=y
|
|
+CONFIG_MMC_UHS_SUPPORT=y
|
|
+CONFIG_MMC_HS400_ES_SUPPORT=y
|
|
+CONFIG_MMC_HS400_SUPPORT=y
|
|
+CONFIG_FSL_USDHC=y
|
|
+CONFIG_DM_SPI_FLASH=y
|
|
+CONFIG_SF_DEFAULT_MODE=0
|
|
+CONFIG_SF_DEFAULT_SPEED=40000000
|
|
+CONFIG_SPI_FLASH_BAR=y
|
|
+CONFIG_SPI_FLASH_STMICRO=y
|
|
+CONFIG_PHY_REALTEK=y
|
|
+CONFIG_DM_ETH_PHY=y
|
|
+CONFIG_PHY_GIGE=y
|
|
+CONFIG_PHY=y
|
|
+CONFIG_PHY_IMX8MQ_USB=y
|
|
+CONFIG_DWC_ETH_QOS=y
|
|
+CONFIG_DWC_ETH_QOS_IMX=y
|
|
+CONFIG_FEC_MXC=y
|
|
+CONFIG_MII=y
|
|
+CONFIG_PINCTRL=y
|
|
+CONFIG_SPL_PINCTRL=y
|
|
+CONFIG_PINCTRL_IMX8M=y
|
|
+CONFIG_POWER_DOMAIN=y
|
|
+CONFIG_IMX8M_POWER_DOMAIN=y
|
|
+CONFIG_IMX8MP_HSIOMIX_BLKCTRL=y
|
|
+CONFIG_DM_PMIC=y
|
|
+CONFIG_SPL_DM_PMIC_PCA9450=y
|
|
+CONFIG_DM_REGULATOR=y
|
|
+CONFIG_DM_REGULATOR_FIXED=y
|
|
+CONFIG_DM_REGULATOR_GPIO=y
|
|
+CONFIG_DM_SERIAL=y
|
|
+CONFIG_DM_RTC=y
|
|
+CONFIG_RTC_EMULATION=y
|
|
+CONFIG_MXC_UART=y
|
|
+CONFIG_SPI=y
|
|
+CONFIG_DM_SPI=y
|
|
+CONFIG_NXP_FSPI=y
|
|
+CONFIG_SYSRESET=y
|
|
+CONFIG_SYSRESET_PSCI=y
|
|
+CONFIG_DM_THERMAL=y
|
|
+CONFIG_IMX_TMU=y
|
|
+CONFIG_USB=y
|
|
+CONFIG_DM_USB=y
|
|
+CONFIG_USB_XHCI_HCD=y
|
|
+CONFIG_USB_XHCI_DWC3=y
|
|
+CONFIG_USB_DWC3=y
|
|
+CONFIG_USB_GADGET=y
|
|
+CONFIG_USB_GADGET_MANUFACTURER="FSL"
|
|
+CONFIG_USB_GADGET_VENDOR_NUM=0x1fc9
|
|
+CONFIG_USB_GADGET_PRODUCT_NUM=0x0152
|
|
+CONFIG_VIDEO=y
|
|
+CONFIG_BMP_16BPP=y
|
|
+CONFIG_BMP_24BPP=y
|
|
+CONFIG_BMP_32BPP=y
|
|
+CONFIG_IMX8M_BLK_CTRL=y
|
|
+CONFIG_VIDEO_LOGO=y
|
|
+CONFIG_SYS_WHITE_ON_BLACK=y
|
|
+CONFIG_VIDEO_LCD_RAYDIUM_RM67191=y
|
|
+CONFIG_VIDEO_IMX_SEC_DSI=y
|
|
+CONFIG_VIDEO_IMX_LCDIFV3=y
|
|
+CONFIG_SPLASH_SCREEN=y
|
|
+CONFIG_SPLASH_SCREEN_ALIGN=y
|
|
+CONFIG_VIDEO_ADV7535=y
|
|
+CONFIG_LEGACY_IMAGE_FORMAT=y
|
|
+CONFIG_LZO=y
|
|
+CONFIG_BZIP2=y
|
|
+CONFIG_OF_LIBFDT_OVERLAY=y
|
|
+CONFIG_EFI_SET_TIME=y
|
|
+CONFIG_EFI_RUNTIME_UPDATE_CAPSULE=y
|
|
+CONFIG_EFI_CAPSULE_ON_DISK=y
|
|
+CONFIG_EFI_CAPSULE_FIRMWARE_RAW=y
|
|
+CONFIG_EFI_SECURE_BOOT=y
|
|
+CONFIG_SPL_RSA=y
|
|
+CONFIG_SHA384=y
|
|
+CONFIG_EFI_VAR_BUF_SIZE=139264
|
|
+CONFIG_EFI_IGNORE_OSINDICATIONS=y
|
|
+CONFIG_EFI_CAPSULE_AUTHENTICATE=y
|
|
+CONFIG_OPTEE=y
|
|
+CONFIG_CMD_OPTEE_RPMB=y
|
|
+CONFIG_EFI_MM_COMM_TEE=y
|
|
+CONFIG_TEE=y
|
|
+CONFIG_EFI_ESRT=y
|
|
+CONFIG_EFI_HAVE_CAPSULE_UPDATE=y
|
|
+CONFIG_FIT_SIGNATURE=y
|
|
diff --git a/include/configs/imx8mp_olimex.h b/include/configs/imx8mp_olimex.h
|
|
new file mode 100644
|
|
index 00000000000..6941d3ede4c
|
|
--- /dev/null
|
|
+++ b/include/configs/imx8mp_olimex.h
|
|
@@ -0,0 +1,184 @@
|
|
+/* SPDX-License-Identifier: GPL-2.0+ */
|
|
+/*
|
|
+ */
|
|
+
|
|
+#ifndef __IMX8MP_EVK_H
|
|
+#define __IMX8MP_EVK_H
|
|
+
|
|
+#include <linux/sizes.h>
|
|
+#include <linux/stringify.h>
|
|
+#include <asm/arch/imx-regs.h>
|
|
+#include "imx_env.h"
|
|
+
|
|
+#define CFG_SYS_UBOOT_BASE (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
|
|
+
|
|
+#if defined(CONFIG_CMD_NET)
|
|
+#define CFG_FEC_MXC_PHYADDR 1
|
|
+
|
|
+#define PHY_ANEG_TIMEOUT 20000
|
|
+
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_DISTRO_DEFAULTS
|
|
+#define BOOT_TARGET_DEVICES(func) \
|
|
+ func(USB, usb, 0) \
|
|
+ func(MMC, mmc, 1) \
|
|
+ func(MMC, mmc, 2)
|
|
+
|
|
+#include <config_distro_bootcmd.h>
|
|
+#else
|
|
+#define BOOTENV
|
|
+#endif
|
|
+
|
|
+#define JH_ROOT_DTB "imx8mp-evk-root.dtb"
|
|
+
|
|
+#define JAILHOUSE_ENV \
|
|
+ "jh_clk= \0 " \
|
|
+ "jh_root_dtb=" JH_ROOT_DTB "\0" \
|
|
+ "jh_mmcboot=setenv fdtfile ${jh_root_dtb};" \
|
|
+ "setenv jh_clk clk_ignore_unused mem=1920MB; " \
|
|
+ "if run loadimage; then " \
|
|
+ "run mmcboot; " \
|
|
+ "else run jh_netboot; fi; \0" \
|
|
+ "jh_netboot=setenv fdtfile ${jh_root_dtb}; setenv jh_clk clk_ignore_unused mem=1920MB; run netboot; \0 "
|
|
+
|
|
+#define SR_IR_V2_COMMAND \
|
|
+ "nodes=/busfreq /power-domains /soc@0/caam-sm@100000 /soc@0/bus@30000000/caam_secvio /soc@0/bus@30000000/caam-snvs@30370000 /soc@0/bus@30800000/flexspi_nand@30bb0000 /soc@0/bus@32c00000/mipi_dsi@32e60000 /soc@0/bus@32c00000/lcd-controller@32e80000 /soc@0/bus@32c00000/blk-ctl@32ec0000 /soc@0/bus@30800000/i2c@30a20000/pca9450@25 /soc@0/bus@30800000/i2c@30a30000/adv7535@3d /soc@0/bus@30800000/i2c@30a30000/tcpc@50 /wdt-reboot /mcu_rdc /soc@0/bus@30800000/ethernet@30bf0000 /dsi-host /rm67199_panel /cbtl04gp /binman /vpu_g1@38300000 /vpu_g2@38310000 /vpu_vc8000e@38320000 /vpu_v4l2 /gpu3d@38000000 /gpu2d@38008000 /vipsi@38500000 /mix_gpu_ml \0" \
|
|
+ "sr_ir_v2_cmd=cp.b ${fdtcontroladdr} ${fdt_addr_r} 0x10000;"\
|
|
+ "fdt addr ${fdt_addr_r};"\
|
|
+ "fdt set /soc@0/usb@32f10100/usb@38100000 compatible snps,dwc3;" \
|
|
+ "fdt set /soc@0/usb@32f10108/usb@38200000 compatible snps,dwc3;" \
|
|
+ "for i in ${nodes}; do fdt rm ${i}; done \0"
|
|
+
|
|
+#define CFG_MFG_ENV_SETTINGS \
|
|
+ CFG_MFG_ENV_SETTINGS_DEFAULT \
|
|
+ "initrd_addr=0x43800000\0" \
|
|
+ "initrd_high=0xffffffffffffffff\0" \
|
|
+ "emmc_dev=2\0"\
|
|
+ "sd_dev=1\0"
|
|
+
|
|
+
|
|
+#ifdef CONFIG_NAND_BOOT
|
|
+#define MFG_NAND_PARTITION "mtdparts=gpmi-nand:64m(nandboot),16m(nandfit),64m(nandkernel),16m(nanddtb),8m(nandtee),-(nandrootfs)"
|
|
+#endif
|
|
+
|
|
+/* Initial environment variables */
|
|
+#if defined(CONFIG_NAND_BOOT)
|
|
+#define CFG_EXTRA_ENV_SETTINGS \
|
|
+ CFG_MFG_ENV_SETTINGS \
|
|
+ "splashimage=0x50000000\0" \
|
|
+ "fdt_addr_r=0x43000000\0" \
|
|
+ "fdt_addr=0x43000000\0" \
|
|
+ "fdt_high=0xffffffffffffffff\0" \
|
|
+ "mtdparts=" MFG_NAND_PARTITION "\0" \
|
|
+ "console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200\0" \
|
|
+ "bootargs=console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200 ubi.mtd=nandrootfs " \
|
|
+ "root=ubi0:nandrootfs rootfstype=ubifs " \
|
|
+ MFG_NAND_PARTITION \
|
|
+ "\0" \
|
|
+ "bootcmd=nand read ${loadaddr} 0x5000000 0x4000000;"\
|
|
+ "nand read ${fdt_addr_r} 0x9000000 0x100000;"\
|
|
+ "booti ${loadaddr} - ${fdt_addr_r}"
|
|
+
|
|
+#else
|
|
+#define CFG_EXTRA_ENV_SETTINGS \
|
|
+ CFG_MFG_ENV_SETTINGS \
|
|
+ JAILHOUSE_ENV \
|
|
+ SR_IR_V2_COMMAND \
|
|
+ BOOTENV \
|
|
+ "prepare_mcore=setenv mcore_clk clk-imx8mp.mcore_booted;\0" \
|
|
+ "scriptaddr=0x43500000\0" \
|
|
+ "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
|
|
+ "bsp_script=boot.scr\0" \
|
|
+ "image=Image\0" \
|
|
+ "splashimage=0x50000000\0" \
|
|
+ "console=ttymxc1,115200\0" \
|
|
+ "fdt_addr_r=0x43000000\0" \
|
|
+ "fdt_addr=0x43000000\0" \
|
|
+ "boot_fdt=try\0" \
|
|
+ "fdt_high=0xffffffffffffffff\0" \
|
|
+ "boot_fit=no\0" \
|
|
+ "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
|
|
+ "bootm_size=0x10000000\0" \
|
|
+ "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
|
|
+ "mmcpart=1\0" \
|
|
+ "mmcroot=/dev/mmcblk1p2 rootwait rw\0" \
|
|
+ "mmcautodetect=yes\0" \
|
|
+ "mmcargs=setenv bootargs ${jh_clk} ${mcore_clk} console=${console} root=${mmcroot}\0 " \
|
|
+ "loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bsp_script};\0" \
|
|
+ "bootscript=echo Running bootscript from mmc ...; " \
|
|
+ "source\0" \
|
|
+ "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
|
|
+ "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr_r} ${fdtfile}\0" \
|
|
+ "mmcboot=echo Booting from mmc ...; " \
|
|
+ "run mmcargs; " \
|
|
+ "if test ${boot_fit} = yes || test ${boot_fit} = try; then " \
|
|
+ "bootm ${loadaddr}; " \
|
|
+ "else " \
|
|
+ "if run loadfdt; then " \
|
|
+ "booti ${loadaddr} - ${fdt_addr_r}; " \
|
|
+ "else " \
|
|
+ "echo WARN: Cannot load the DT; " \
|
|
+ "fi; " \
|
|
+ "fi;\0" \
|
|
+ "netargs=setenv bootargs ${jh_clk} ${mcore_clk} console=${console} " \
|
|
+ "root=/dev/nfs " \
|
|
+ "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
|
|
+ "netboot=echo Booting from net ...; " \
|
|
+ "run netargs; " \
|
|
+ "if test ${ip_dyn} = yes; then " \
|
|
+ "setenv get_cmd dhcp; " \
|
|
+ "else " \
|
|
+ "setenv get_cmd tftp; " \
|
|
+ "fi; " \
|
|
+ "${get_cmd} ${loadaddr} ${image}; " \
|
|
+ "if test ${boot_fit} = yes || test ${boot_fit} = try; then " \
|
|
+ "bootm ${loadaddr}; " \
|
|
+ "else " \
|
|
+ "if ${get_cmd} ${fdt_addr_r} ${fdtfile}; then " \
|
|
+ "booti ${loadaddr} - ${fdt_addr_r}; " \
|
|
+ "else " \
|
|
+ "echo WARN: Cannot load the DT; " \
|
|
+ "fi; " \
|
|
+ "fi;\0" \
|
|
+ "bsp_bootcmd=echo Running BSP bootcmd ...; " \
|
|
+ "mmc dev ${mmcdev}; if mmc rescan; then " \
|
|
+ "if run loadbootscript; then " \
|
|
+ "run bootscript; " \
|
|
+ "else " \
|
|
+ "if run loadimage; then " \
|
|
+ "run mmcboot; " \
|
|
+ "else run netboot; " \
|
|
+ "fi; " \
|
|
+ "fi; " \
|
|
+ "fi;"
|
|
+#endif
|
|
+
|
|
+/* Link Definitions */
|
|
+
|
|
+#define CFG_SYS_INIT_RAM_ADDR 0x40000000
|
|
+#define CFG_SYS_INIT_RAM_SIZE 0x80000
|
|
+
|
|
+
|
|
+/* Totally 6GB DDR */
|
|
+#define CFG_SYS_SDRAM_BASE 0x40000000
|
|
+#define PHYS_SDRAM 0x40000000
|
|
+#define PHYS_SDRAM_SIZE 0xC0000000 /* 3 GB */
|
|
+#define PHYS_SDRAM_2 0x100000000
|
|
+#define PHYS_SDRAM_2_SIZE 0x40000000 /* 1 GB */
|
|
+
|
|
+#define CFG_MXC_UART_BASE UART2_BASE_ADDR
|
|
+
|
|
+#define CFG_SYS_NAND_BASE 0x20000000
|
|
+
|
|
+#ifdef CONFIG_TARGET_IMX8MP_DDR4_EVK
|
|
+#define CFG_SYS_FSL_USDHC_NUM 1
|
|
+#else
|
|
+#define CFG_SYS_FSL_USDHC_NUM 2
|
|
+#endif
|
|
+
|
|
+#ifdef CONFIG_ANDROID_SUPPORT
|
|
+#include "imx8mp_evk_android.h"
|
|
+#endif
|
|
+
|
|
+#endif
|
|
--
|
|
2.45.2
|
|
|